1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * SBC8548 Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2007 Wind River Systems Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Paul Gortmaker (see MAINTAINERS for contact information) 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/{ 11*4882a593Smuzhiyun soc8548@e0000000 { 12*4882a593Smuzhiyun #address-cells = <1>; 13*4882a593Smuzhiyun #size-cells = <1>; 14*4882a593Smuzhiyun device_type = "soc"; 15*4882a593Smuzhiyun ranges = <0x00000000 0xe0000000 0x00100000>; 16*4882a593Smuzhiyun bus-frequency = <0>; 17*4882a593Smuzhiyun compatible = "simple-bus"; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun ecm-law@0 { 20*4882a593Smuzhiyun compatible = "fsl,ecm-law"; 21*4882a593Smuzhiyun reg = <0x0 0x1000>; 22*4882a593Smuzhiyun fsl,num-laws = <10>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun ecm@1000 { 26*4882a593Smuzhiyun compatible = "fsl,mpc8548-ecm", "fsl,ecm"; 27*4882a593Smuzhiyun reg = <0x1000 0x1000>; 28*4882a593Smuzhiyun interrupts = <17 2>; 29*4882a593Smuzhiyun interrupt-parent = <&mpic>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun memory-controller@2000 { 33*4882a593Smuzhiyun compatible = "fsl,mpc8548-memory-controller"; 34*4882a593Smuzhiyun reg = <0x2000 0x1000>; 35*4882a593Smuzhiyun interrupt-parent = <&mpic>; 36*4882a593Smuzhiyun interrupts = <0x12 0x2>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun L2: l2-cache-controller@20000 { 40*4882a593Smuzhiyun compatible = "fsl,mpc8548-l2-cache-controller"; 41*4882a593Smuzhiyun reg = <0x20000 0x1000>; 42*4882a593Smuzhiyun cache-line-size = <0x20>; // 32 bytes 43*4882a593Smuzhiyun cache-size = <0x80000>; // L2, 512K 44*4882a593Smuzhiyun interrupt-parent = <&mpic>; 45*4882a593Smuzhiyun interrupts = <0x10 0x2>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun i2c@3000 { 49*4882a593Smuzhiyun #address-cells = <1>; 50*4882a593Smuzhiyun #size-cells = <0>; 51*4882a593Smuzhiyun cell-index = <0>; 52*4882a593Smuzhiyun compatible = "fsl-i2c"; 53*4882a593Smuzhiyun reg = <0x3000 0x100>; 54*4882a593Smuzhiyun interrupts = <0x2b 0x2>; 55*4882a593Smuzhiyun interrupt-parent = <&mpic>; 56*4882a593Smuzhiyun dfsrr; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun i2c@3100 { 60*4882a593Smuzhiyun #address-cells = <1>; 61*4882a593Smuzhiyun #size-cells = <0>; 62*4882a593Smuzhiyun cell-index = <1>; 63*4882a593Smuzhiyun compatible = "fsl-i2c"; 64*4882a593Smuzhiyun reg = <0x3100 0x100>; 65*4882a593Smuzhiyun interrupts = <0x2b 0x2>; 66*4882a593Smuzhiyun interrupt-parent = <&mpic>; 67*4882a593Smuzhiyun dfsrr; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun dma@21300 { 71*4882a593Smuzhiyun #address-cells = <1>; 72*4882a593Smuzhiyun #size-cells = <1>; 73*4882a593Smuzhiyun compatible = "fsl,mpc8548-dma", "fsl,eloplus-dma"; 74*4882a593Smuzhiyun reg = <0x21300 0x4>; 75*4882a593Smuzhiyun ranges = <0x0 0x21100 0x200>; 76*4882a593Smuzhiyun cell-index = <0>; 77*4882a593Smuzhiyun dma-channel@0 { 78*4882a593Smuzhiyun compatible = "fsl,mpc8548-dma-channel", 79*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 80*4882a593Smuzhiyun reg = <0x0 0x80>; 81*4882a593Smuzhiyun cell-index = <0>; 82*4882a593Smuzhiyun interrupt-parent = <&mpic>; 83*4882a593Smuzhiyun interrupts = <20 2>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun dma-channel@80 { 86*4882a593Smuzhiyun compatible = "fsl,mpc8548-dma-channel", 87*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 88*4882a593Smuzhiyun reg = <0x80 0x80>; 89*4882a593Smuzhiyun cell-index = <1>; 90*4882a593Smuzhiyun interrupt-parent = <&mpic>; 91*4882a593Smuzhiyun interrupts = <21 2>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun dma-channel@100 { 94*4882a593Smuzhiyun compatible = "fsl,mpc8548-dma-channel", 95*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 96*4882a593Smuzhiyun reg = <0x100 0x80>; 97*4882a593Smuzhiyun cell-index = <2>; 98*4882a593Smuzhiyun interrupt-parent = <&mpic>; 99*4882a593Smuzhiyun interrupts = <22 2>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun dma-channel@180 { 102*4882a593Smuzhiyun compatible = "fsl,mpc8548-dma-channel", 103*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 104*4882a593Smuzhiyun reg = <0x180 0x80>; 105*4882a593Smuzhiyun cell-index = <3>; 106*4882a593Smuzhiyun interrupt-parent = <&mpic>; 107*4882a593Smuzhiyun interrupts = <23 2>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun enet0: ethernet@24000 { 112*4882a593Smuzhiyun #address-cells = <1>; 113*4882a593Smuzhiyun #size-cells = <1>; 114*4882a593Smuzhiyun cell-index = <0>; 115*4882a593Smuzhiyun device_type = "network"; 116*4882a593Smuzhiyun model = "eTSEC"; 117*4882a593Smuzhiyun compatible = "gianfar"; 118*4882a593Smuzhiyun reg = <0x24000 0x1000>; 119*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 120*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 121*4882a593Smuzhiyun interrupts = <0x1d 0x2 0x1e 0x2 0x22 0x2>; 122*4882a593Smuzhiyun interrupt-parent = <&mpic>; 123*4882a593Smuzhiyun tbi-handle = <&tbi0>; 124*4882a593Smuzhiyun phy-handle = <&phy0>; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun mdio@520 { 127*4882a593Smuzhiyun #address-cells = <1>; 128*4882a593Smuzhiyun #size-cells = <0>; 129*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 130*4882a593Smuzhiyun reg = <0x520 0x20>; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun phy0: ethernet-phy@19 { 133*4882a593Smuzhiyun interrupt-parent = <&mpic>; 134*4882a593Smuzhiyun interrupts = <0x6 0x1>; 135*4882a593Smuzhiyun reg = <0x19>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun phy1: ethernet-phy@1a { 138*4882a593Smuzhiyun interrupt-parent = <&mpic>; 139*4882a593Smuzhiyun interrupts = <0x7 0x1>; 140*4882a593Smuzhiyun reg = <0x1a>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun tbi0: tbi-phy@11 { 143*4882a593Smuzhiyun reg = <0x11>; 144*4882a593Smuzhiyun device_type = "tbi-phy"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun enet1: ethernet@25000 { 150*4882a593Smuzhiyun #address-cells = <1>; 151*4882a593Smuzhiyun #size-cells = <1>; 152*4882a593Smuzhiyun cell-index = <1>; 153*4882a593Smuzhiyun device_type = "network"; 154*4882a593Smuzhiyun model = "eTSEC"; 155*4882a593Smuzhiyun compatible = "gianfar"; 156*4882a593Smuzhiyun reg = <0x25000 0x1000>; 157*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 158*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 159*4882a593Smuzhiyun interrupts = <0x23 0x2 0x24 0x2 0x28 0x2>; 160*4882a593Smuzhiyun interrupt-parent = <&mpic>; 161*4882a593Smuzhiyun tbi-handle = <&tbi1>; 162*4882a593Smuzhiyun phy-handle = <&phy1>; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun mdio@520 { 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 168*4882a593Smuzhiyun reg = <0x520 0x20>; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun tbi1: tbi-phy@11 { 171*4882a593Smuzhiyun reg = <0x11>; 172*4882a593Smuzhiyun device_type = "tbi-phy"; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun serial0: serial@4500 { 178*4882a593Smuzhiyun cell-index = <0>; 179*4882a593Smuzhiyun device_type = "serial"; 180*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 181*4882a593Smuzhiyun reg = <0x4500 0x100>; // reg base, size 182*4882a593Smuzhiyun clock-frequency = <0>; // should we fill in in uboot? 183*4882a593Smuzhiyun interrupts = <0x2a 0x2>; 184*4882a593Smuzhiyun interrupt-parent = <&mpic>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun serial1: serial@4600 { 188*4882a593Smuzhiyun cell-index = <1>; 189*4882a593Smuzhiyun device_type = "serial"; 190*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 191*4882a593Smuzhiyun reg = <0x4600 0x100>; // reg base, size 192*4882a593Smuzhiyun clock-frequency = <0>; // should we fill in in uboot? 193*4882a593Smuzhiyun interrupts = <0x2a 0x2>; 194*4882a593Smuzhiyun interrupt-parent = <&mpic>; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun global-utilities@e0000 { //global utilities reg 198*4882a593Smuzhiyun compatible = "fsl,mpc8548-guts"; 199*4882a593Smuzhiyun reg = <0xe0000 0x1000>; 200*4882a593Smuzhiyun fsl,has-rstcr; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun crypto@30000 { 204*4882a593Smuzhiyun compatible = "fsl,sec2.1", "fsl,sec2.0"; 205*4882a593Smuzhiyun reg = <0x30000 0x10000>; 206*4882a593Smuzhiyun interrupts = <45 2>; 207*4882a593Smuzhiyun interrupt-parent = <&mpic>; 208*4882a593Smuzhiyun fsl,num-channels = <4>; 209*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 210*4882a593Smuzhiyun fsl,exec-units-mask = <0xfe>; 211*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x12b0ebf>; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun mpic: pic@40000 { 215*4882a593Smuzhiyun interrupt-controller; 216*4882a593Smuzhiyun #address-cells = <0>; 217*4882a593Smuzhiyun #interrupt-cells = <2>; 218*4882a593Smuzhiyun reg = <0x40000 0x40000>; 219*4882a593Smuzhiyun compatible = "chrp,open-pic"; 220*4882a593Smuzhiyun device_type = "open-pic"; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun pci0: pci@e0008000 { 225*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 226*4882a593Smuzhiyun interrupt-map = < 227*4882a593Smuzhiyun /* IDSEL 0x01 (PCI-X slot) @66MHz */ 228*4882a593Smuzhiyun 0x0800 0x0 0x0 0x1 &mpic 0x2 0x1 229*4882a593Smuzhiyun 0x0800 0x0 0x0 0x2 &mpic 0x3 0x1 230*4882a593Smuzhiyun 0x0800 0x0 0x0 0x3 &mpic 0x4 0x1 231*4882a593Smuzhiyun 0x0800 0x0 0x0 0x4 &mpic 0x1 0x1 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* IDSEL 0x11 (PCI, 3.3V 32bit) @33MHz */ 234*4882a593Smuzhiyun 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1 235*4882a593Smuzhiyun 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1 236*4882a593Smuzhiyun 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1 237*4882a593Smuzhiyun 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1>; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun interrupt-parent = <&mpic>; 240*4882a593Smuzhiyun interrupts = <0x18 0x2>; 241*4882a593Smuzhiyun bus-range = <0 0>; 242*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x10000000 243*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00800000>; 244*4882a593Smuzhiyun clock-frequency = <66000000>; 245*4882a593Smuzhiyun #interrupt-cells = <1>; 246*4882a593Smuzhiyun #size-cells = <2>; 247*4882a593Smuzhiyun #address-cells = <3>; 248*4882a593Smuzhiyun reg = <0xe0008000 0x1000>; 249*4882a593Smuzhiyun compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; 250*4882a593Smuzhiyun device_type = "pci"; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun pci1: pcie@e000a000 { 254*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 255*4882a593Smuzhiyun interrupt-map = < 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* IDSEL 0x0 (PEX) */ 258*4882a593Smuzhiyun 0x0000 0x0 0x0 0x1 &mpic 0x0 0x1 259*4882a593Smuzhiyun 0x0000 0x0 0x0 0x2 &mpic 0x1 0x1 260*4882a593Smuzhiyun 0x0000 0x0 0x0 0x3 &mpic 0x2 0x1 261*4882a593Smuzhiyun 0x0000 0x0 0x0 0x4 &mpic 0x3 0x1>; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun interrupt-parent = <&mpic>; 264*4882a593Smuzhiyun interrupts = <0x1a 0x2>; 265*4882a593Smuzhiyun bus-range = <0x0 0xff>; 266*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000 267*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe2800000 0x0 0x08000000>; 268*4882a593Smuzhiyun clock-frequency = <33000000>; 269*4882a593Smuzhiyun #interrupt-cells = <1>; 270*4882a593Smuzhiyun #size-cells = <2>; 271*4882a593Smuzhiyun #address-cells = <3>; 272*4882a593Smuzhiyun reg = <0xe000a000 0x1000>; 273*4882a593Smuzhiyun compatible = "fsl,mpc8548-pcie"; 274*4882a593Smuzhiyun device_type = "pci"; 275*4882a593Smuzhiyun pcie@0 { 276*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x0 0x0>; 277*4882a593Smuzhiyun #size-cells = <2>; 278*4882a593Smuzhiyun #address-cells = <3>; 279*4882a593Smuzhiyun device_type = "pci"; 280*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xa0000000 281*4882a593Smuzhiyun 0x02000000 0x0 0xa0000000 282*4882a593Smuzhiyun 0x0 0x10000000 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 285*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 286*4882a593Smuzhiyun 0x0 0x00800000>; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun}; 290