xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/rainier.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Device Tree Source for AMCC Rainier
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Based on Sequoia code
5*4882a593Smuzhiyun * Copyright (c) 2007 MontaVista Software, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * FIXME: Draft only!
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
10*4882a593Smuzhiyun * License version 2.  This program is licensed "as is" without
11*4882a593Smuzhiyun * any warranty of any kind, whether express or implied.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/dts-v1/;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun/ {
18*4882a593Smuzhiyun	#address-cells = <2>;
19*4882a593Smuzhiyun	#size-cells = <1>;
20*4882a593Smuzhiyun	model = "amcc,rainier";
21*4882a593Smuzhiyun	compatible = "amcc,rainier";
22*4882a593Smuzhiyun	dcr-parent = <&{/cpus/cpu@0}>;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	aliases {
25*4882a593Smuzhiyun		ethernet0 = &EMAC0;
26*4882a593Smuzhiyun		ethernet1 = &EMAC1;
27*4882a593Smuzhiyun		serial0 = &UART0;
28*4882a593Smuzhiyun		serial1 = &UART1;
29*4882a593Smuzhiyun		serial2 = &UART2;
30*4882a593Smuzhiyun		serial3 = &UART3;
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	cpus {
34*4882a593Smuzhiyun		#address-cells = <1>;
35*4882a593Smuzhiyun		#size-cells = <0>;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun		cpu@0 {
38*4882a593Smuzhiyun			device_type = "cpu";
39*4882a593Smuzhiyun			model = "PowerPC,440GRx";
40*4882a593Smuzhiyun			reg = <0x00000000>;
41*4882a593Smuzhiyun			clock-frequency = <0>; /* Filled in by zImage */
42*4882a593Smuzhiyun			timebase-frequency = <0>; /* Filled in by zImage */
43*4882a593Smuzhiyun			i-cache-line-size = <32>;
44*4882a593Smuzhiyun			d-cache-line-size = <32>;
45*4882a593Smuzhiyun			i-cache-size = <32768>;
46*4882a593Smuzhiyun			d-cache-size = <32768>;
47*4882a593Smuzhiyun			dcr-controller;
48*4882a593Smuzhiyun			dcr-access-method = "native";
49*4882a593Smuzhiyun		};
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	memory {
53*4882a593Smuzhiyun		device_type = "memory";
54*4882a593Smuzhiyun		reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by zImage */
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	UIC0: interrupt-controller0 {
58*4882a593Smuzhiyun		compatible = "ibm,uic-440grx","ibm,uic";
59*4882a593Smuzhiyun		interrupt-controller;
60*4882a593Smuzhiyun		cell-index = <0>;
61*4882a593Smuzhiyun		dcr-reg = <0x0c0 0x009>;
62*4882a593Smuzhiyun		#address-cells = <0>;
63*4882a593Smuzhiyun		#size-cells = <0>;
64*4882a593Smuzhiyun		#interrupt-cells = <2>;
65*4882a593Smuzhiyun	};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun	UIC1: interrupt-controller1 {
68*4882a593Smuzhiyun		compatible = "ibm,uic-440grx","ibm,uic";
69*4882a593Smuzhiyun		interrupt-controller;
70*4882a593Smuzhiyun		cell-index = <1>;
71*4882a593Smuzhiyun		dcr-reg = <0x0d0 0x009>;
72*4882a593Smuzhiyun		#address-cells = <0>;
73*4882a593Smuzhiyun		#size-cells = <0>;
74*4882a593Smuzhiyun		#interrupt-cells = <2>;
75*4882a593Smuzhiyun		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
76*4882a593Smuzhiyun		interrupt-parent = <&UIC0>;
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun	UIC2: interrupt-controller2 {
80*4882a593Smuzhiyun		compatible = "ibm,uic-440grx","ibm,uic";
81*4882a593Smuzhiyun		interrupt-controller;
82*4882a593Smuzhiyun		cell-index = <2>;
83*4882a593Smuzhiyun		dcr-reg = <0x0e0 0x009>;
84*4882a593Smuzhiyun		#address-cells = <0>;
85*4882a593Smuzhiyun		#size-cells = <0>;
86*4882a593Smuzhiyun		#interrupt-cells = <2>;
87*4882a593Smuzhiyun		interrupts = <0x1c 0x4 0x1d 0x4>; /* cascade */
88*4882a593Smuzhiyun		interrupt-parent = <&UIC0>;
89*4882a593Smuzhiyun	};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun	SDR0: sdr {
92*4882a593Smuzhiyun		compatible = "ibm,sdr-440grx", "ibm,sdr-440ep";
93*4882a593Smuzhiyun		dcr-reg = <0x00e 0x002>;
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	CPR0: cpr {
97*4882a593Smuzhiyun		compatible = "ibm,cpr-440grx", "ibm,cpr-440ep";
98*4882a593Smuzhiyun		dcr-reg = <0x00c 0x002>;
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	plb {
102*4882a593Smuzhiyun		compatible = "ibm,plb-440grx", "ibm,plb4";
103*4882a593Smuzhiyun		#address-cells = <2>;
104*4882a593Smuzhiyun		#size-cells = <1>;
105*4882a593Smuzhiyun		ranges;
106*4882a593Smuzhiyun		clock-frequency = <0>; /* Filled in by zImage */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun		SDRAM0: sdram {
109*4882a593Smuzhiyun			compatible = "ibm,sdram-440grx", "ibm,sdram-44x-ddr2denali";
110*4882a593Smuzhiyun			dcr-reg = <0x010 0x002>;
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		DMA0: dma {
114*4882a593Smuzhiyun			compatible = "ibm,dma-440grx", "ibm,dma-4xx";
115*4882a593Smuzhiyun			dcr-reg = <0x100 0x027>;
116*4882a593Smuzhiyun		};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun		MAL0: mcmal {
119*4882a593Smuzhiyun			compatible = "ibm,mcmal-440grx", "ibm,mcmal2";
120*4882a593Smuzhiyun			dcr-reg = <0x180 0x062>;
121*4882a593Smuzhiyun			num-tx-chans = <2>;
122*4882a593Smuzhiyun			num-rx-chans = <2>;
123*4882a593Smuzhiyun			interrupt-parent = <&MAL0>;
124*4882a593Smuzhiyun			interrupts = <0x0 0x1 0x2 0x3 0x4>;
125*4882a593Smuzhiyun			#interrupt-cells = <1>;
126*4882a593Smuzhiyun			#address-cells = <0>;
127*4882a593Smuzhiyun			#size-cells = <0>;
128*4882a593Smuzhiyun			interrupt-map = </*TXEOB*/ 0x0 &UIC0 0xa 0x4
129*4882a593Smuzhiyun					/*RXEOB*/ 0x1 &UIC0 0xb 0x4
130*4882a593Smuzhiyun					/*SERR*/  0x2 &UIC1 0x0 0x4
131*4882a593Smuzhiyun					/*TXDE*/  0x3 &UIC1 0x1 0x4
132*4882a593Smuzhiyun					/*RXDE*/  0x4 &UIC1 0x2 0x4>;
133*4882a593Smuzhiyun			interrupt-map-mask = <0xffffffff>;
134*4882a593Smuzhiyun		};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun		POB0: opb {
137*4882a593Smuzhiyun		  	compatible = "ibm,opb-440grx", "ibm,opb";
138*4882a593Smuzhiyun			#address-cells = <1>;
139*4882a593Smuzhiyun			#size-cells = <1>;
140*4882a593Smuzhiyun		  	ranges = <0x00000000 0x00000001 0x00000000 0x80000000
141*4882a593Smuzhiyun			          0x80000000 0x00000001 0x80000000 0x80000000>;
142*4882a593Smuzhiyun		  	interrupt-parent = <&UIC1>;
143*4882a593Smuzhiyun		  	interrupts = <0x7 0x4>;
144*4882a593Smuzhiyun		  	clock-frequency = <0>; /* Filled in by zImage */
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun			EBC0: ebc {
147*4882a593Smuzhiyun				compatible = "ibm,ebc-440grx", "ibm,ebc";
148*4882a593Smuzhiyun				dcr-reg = <0x012 0x002>;
149*4882a593Smuzhiyun				#address-cells = <2>;
150*4882a593Smuzhiyun				#size-cells = <1>;
151*4882a593Smuzhiyun				clock-frequency = <0>; /* Filled in by zImage */
152*4882a593Smuzhiyun				interrupts = <0x5 0x1>;
153*4882a593Smuzhiyun				interrupt-parent = <&UIC1>;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun				nor_flash@0,0 {
156*4882a593Smuzhiyun					compatible = "amd,s29gl256n", "cfi-flash";
157*4882a593Smuzhiyun					bank-width = <2>;
158*4882a593Smuzhiyun					reg = <0x00000000 0x00000000 0x04000000>;
159*4882a593Smuzhiyun					#address-cells = <1>;
160*4882a593Smuzhiyun					#size-cells = <1>;
161*4882a593Smuzhiyun					partition@0 {
162*4882a593Smuzhiyun						label = "Kernel";
163*4882a593Smuzhiyun						reg = <0x00000000 0x00180000>;
164*4882a593Smuzhiyun					};
165*4882a593Smuzhiyun					partition@180000 {
166*4882a593Smuzhiyun						label = "ramdisk";
167*4882a593Smuzhiyun						reg = <0x00180000 0x00200000>;
168*4882a593Smuzhiyun					};
169*4882a593Smuzhiyun					partition@380000 {
170*4882a593Smuzhiyun						label = "file system";
171*4882a593Smuzhiyun						reg = <0x00380000 0x03aa0000>;
172*4882a593Smuzhiyun					};
173*4882a593Smuzhiyun					partition@3e20000 {
174*4882a593Smuzhiyun						label = "kozio";
175*4882a593Smuzhiyun						reg = <0x03e20000 0x00140000>;
176*4882a593Smuzhiyun					};
177*4882a593Smuzhiyun					partition@3f60000 {
178*4882a593Smuzhiyun						label = "env";
179*4882a593Smuzhiyun						reg = <0x03f60000 0x00040000>;
180*4882a593Smuzhiyun					};
181*4882a593Smuzhiyun					partition@3fa0000 {
182*4882a593Smuzhiyun						label = "u-boot";
183*4882a593Smuzhiyun						reg = <0x03fa0000 0x00060000>;
184*4882a593Smuzhiyun					};
185*4882a593Smuzhiyun				};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun			};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun			UART0: serial@ef600300 {
190*4882a593Smuzhiyun		   		device_type = "serial";
191*4882a593Smuzhiyun		   		compatible = "ns16550";
192*4882a593Smuzhiyun		   		reg = <0xef600300 0x00000008>;
193*4882a593Smuzhiyun		   		virtual-reg = <0xef600300>;
194*4882a593Smuzhiyun		   		clock-frequency = <0>; /* Filled in by zImage */
195*4882a593Smuzhiyun		   		current-speed = <115200>;
196*4882a593Smuzhiyun		   		interrupt-parent = <&UIC0>;
197*4882a593Smuzhiyun		   		interrupts = <0x0 0x4>;
198*4882a593Smuzhiyun	   		};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun			UART1: serial@ef600400 {
201*4882a593Smuzhiyun		   		device_type = "serial";
202*4882a593Smuzhiyun		   		compatible = "ns16550";
203*4882a593Smuzhiyun		   		reg = <0xef600400 0x00000008>;
204*4882a593Smuzhiyun		   		virtual-reg = <0xef600400>;
205*4882a593Smuzhiyun		   		clock-frequency = <0>;
206*4882a593Smuzhiyun		   		current-speed = <0>;
207*4882a593Smuzhiyun		   		interrupt-parent = <&UIC0>;
208*4882a593Smuzhiyun		   		interrupts = <0x1 0x4>;
209*4882a593Smuzhiyun	   		};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun			UART2: serial@ef600500 {
212*4882a593Smuzhiyun		   		device_type = "serial";
213*4882a593Smuzhiyun		   		compatible = "ns16550";
214*4882a593Smuzhiyun		   		reg = <0xef600500 0x00000008>;
215*4882a593Smuzhiyun		   		virtual-reg = <0xef600500>;
216*4882a593Smuzhiyun		   		clock-frequency = <0>;
217*4882a593Smuzhiyun		   		current-speed = <0>;
218*4882a593Smuzhiyun		   		interrupt-parent = <&UIC1>;
219*4882a593Smuzhiyun		   		interrupts = <0x3 0x4>;
220*4882a593Smuzhiyun	   		};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun			UART3: serial@ef600600 {
223*4882a593Smuzhiyun		   		device_type = "serial";
224*4882a593Smuzhiyun		   		compatible = "ns16550";
225*4882a593Smuzhiyun		   		reg = <0xef600600 0x00000008>;
226*4882a593Smuzhiyun		   		virtual-reg = <0xef600600>;
227*4882a593Smuzhiyun		   		clock-frequency = <0>;
228*4882a593Smuzhiyun		   		current-speed = <0>;
229*4882a593Smuzhiyun		   		interrupt-parent = <&UIC1>;
230*4882a593Smuzhiyun		   		interrupts = <0x4 0x4>;
231*4882a593Smuzhiyun	   		};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun			IIC0: i2c@ef600700 {
234*4882a593Smuzhiyun				compatible = "ibm,iic-440grx", "ibm,iic";
235*4882a593Smuzhiyun				reg = <0xef600700 0x00000014>;
236*4882a593Smuzhiyun				interrupt-parent = <&UIC0>;
237*4882a593Smuzhiyun				interrupts = <0x2 0x4>;
238*4882a593Smuzhiyun			};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun			IIC1: i2c@ef600800 {
241*4882a593Smuzhiyun				compatible = "ibm,iic-440grx", "ibm,iic";
242*4882a593Smuzhiyun				reg = <0xef600800 0x00000014>;
243*4882a593Smuzhiyun				interrupt-parent = <&UIC0>;
244*4882a593Smuzhiyun				interrupts = <0x7 0x4>;
245*4882a593Smuzhiyun			};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun			ZMII0: emac-zmii@ef600d00 {
248*4882a593Smuzhiyun				compatible = "ibm,zmii-440grx", "ibm,zmii";
249*4882a593Smuzhiyun				reg = <0xef600d00 0x0000000c>;
250*4882a593Smuzhiyun			};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun			RGMII0: emac-rgmii@ef601000 {
253*4882a593Smuzhiyun				compatible = "ibm,rgmii-440grx", "ibm,rgmii";
254*4882a593Smuzhiyun				reg = <0xef601000 0x00000008>;
255*4882a593Smuzhiyun				has-mdio;
256*4882a593Smuzhiyun			};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun			EMAC0: ethernet@ef600e00 {
259*4882a593Smuzhiyun				device_type = "network";
260*4882a593Smuzhiyun				compatible = "ibm,emac-440grx", "ibm,emac-440epx", "ibm,emac4";
261*4882a593Smuzhiyun				interrupt-parent = <&EMAC0>;
262*4882a593Smuzhiyun				interrupts = <0x0 0x1>;
263*4882a593Smuzhiyun				#interrupt-cells = <1>;
264*4882a593Smuzhiyun				#address-cells = <0>;
265*4882a593Smuzhiyun				#size-cells = <0>;
266*4882a593Smuzhiyun				interrupt-map = </*Status*/ 0x0 &UIC0 0x18 0x4
267*4882a593Smuzhiyun						/*Wake*/  0x1 &UIC1 0x1d 0x4>;
268*4882a593Smuzhiyun				reg = <0xef600e00 0x00000074>;
269*4882a593Smuzhiyun				local-mac-address = [000000000000];
270*4882a593Smuzhiyun				mal-device = <&MAL0>;
271*4882a593Smuzhiyun				mal-tx-channel = <0>;
272*4882a593Smuzhiyun				mal-rx-channel = <0>;
273*4882a593Smuzhiyun				cell-index = <0>;
274*4882a593Smuzhiyun				max-frame-size = <9000>;
275*4882a593Smuzhiyun				rx-fifo-size = <4096>;
276*4882a593Smuzhiyun				tx-fifo-size = <2048>;
277*4882a593Smuzhiyun				phy-mode = "rgmii";
278*4882a593Smuzhiyun				phy-map = <0x00000000>;
279*4882a593Smuzhiyun				zmii-device = <&ZMII0>;
280*4882a593Smuzhiyun				zmii-channel = <0>;
281*4882a593Smuzhiyun				rgmii-device = <&RGMII0>;
282*4882a593Smuzhiyun				rgmii-channel = <0>;
283*4882a593Smuzhiyun				has-inverted-stacr-oc;
284*4882a593Smuzhiyun				has-new-stacr-staopc;
285*4882a593Smuzhiyun			};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun			EMAC1: ethernet@ef600f00 {
288*4882a593Smuzhiyun				device_type = "network";
289*4882a593Smuzhiyun				compatible = "ibm,emac-440grx", "ibm,emac-440epx", "ibm,emac4";
290*4882a593Smuzhiyun				interrupt-parent = <&EMAC1>;
291*4882a593Smuzhiyun				interrupts = <0x0 0x1>;
292*4882a593Smuzhiyun				#interrupt-cells = <1>;
293*4882a593Smuzhiyun				#address-cells = <0>;
294*4882a593Smuzhiyun				#size-cells = <0>;
295*4882a593Smuzhiyun				interrupt-map = </*Status*/ 0x0 &UIC0 0x19 0x4
296*4882a593Smuzhiyun						/*Wake*/  0x1 &UIC1 0x1f 0x4>;
297*4882a593Smuzhiyun				reg = <0xef600f00 0x00000074>;
298*4882a593Smuzhiyun				local-mac-address = [000000000000];
299*4882a593Smuzhiyun				mal-device = <&MAL0>;
300*4882a593Smuzhiyun				mal-tx-channel = <1>;
301*4882a593Smuzhiyun				mal-rx-channel = <1>;
302*4882a593Smuzhiyun				cell-index = <1>;
303*4882a593Smuzhiyun				max-frame-size = <9000>;
304*4882a593Smuzhiyun				rx-fifo-size = <4096>;
305*4882a593Smuzhiyun				tx-fifo-size = <2048>;
306*4882a593Smuzhiyun				phy-mode = "rgmii";
307*4882a593Smuzhiyun				phy-map = <0x00000000>;
308*4882a593Smuzhiyun				zmii-device = <&ZMII0>;
309*4882a593Smuzhiyun				zmii-channel = <1>;
310*4882a593Smuzhiyun				rgmii-device = <&RGMII0>;
311*4882a593Smuzhiyun				rgmii-channel = <1>;
312*4882a593Smuzhiyun				has-inverted-stacr-oc;
313*4882a593Smuzhiyun				has-new-stacr-staopc;
314*4882a593Smuzhiyun			};
315*4882a593Smuzhiyun		};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun		PCI0: pci@1ec000000 {
318*4882a593Smuzhiyun			device_type = "pci";
319*4882a593Smuzhiyun			#interrupt-cells = <1>;
320*4882a593Smuzhiyun			#size-cells = <2>;
321*4882a593Smuzhiyun			#address-cells = <3>;
322*4882a593Smuzhiyun			compatible = "ibm,plb440grx-pci", "ibm,plb-pci";
323*4882a593Smuzhiyun			primary;
324*4882a593Smuzhiyun			reg = <0x00000001 0xeec00000 0x00000008	/* Config space access */
325*4882a593Smuzhiyun			       0x00000001 0xeed00000 0x00000004	/* IACK */
326*4882a593Smuzhiyun			       0x00000001 0xeed00000 0x00000004	/* Special cycle */
327*4882a593Smuzhiyun			       0x00000001 0xef400000 0x00000040>;	/* Internal registers */
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun			/* Outbound ranges, one memory and one IO,
330*4882a593Smuzhiyun			 * later cannot be changed. Chip supports a second
331*4882a593Smuzhiyun			 * IO range but we don't use it for now
332*4882a593Smuzhiyun			 */
333*4882a593Smuzhiyun			ranges = <0x02000000 0x0 0x80000000 0x1 0x80000000 0x0 0x40000000
334*4882a593Smuzhiyun				0x01000000 0x0 0x00000000 0x1 0xe8000000 0x0 0x00010000
335*4882a593Smuzhiyun				0x01000000 0x0 0x00000000 0x1 0xe8800000 0x0 0x03800000>;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun			/* Inbound 2GB range starting at 0 */
338*4882a593Smuzhiyun			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun			/* All PCI interrupts are routed to IRQ 67 */
341*4882a593Smuzhiyun			interrupt-map-mask = <0x0 0x0 0x0 0x0>;
342*4882a593Smuzhiyun			interrupt-map = < 0x0 0x0 0x0 0x0 &UIC2 0x3 0x8 >;
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun	};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun	chosen {
347*4882a593Smuzhiyun		stdout-path = "/plb/opb/serial@ef600300";
348*4882a593Smuzhiyun		bootargs = "console=ttyS0,115200";
349*4882a593Smuzhiyun	};
350*4882a593Smuzhiyun};
351