1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8379E MDS Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2007 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "fsl,mpc8379emds"; 12*4882a593Smuzhiyun compatible = "fsl,mpc8379emds","fsl,mpc837xmds"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun serial1 = &serial1; 21*4882a593Smuzhiyun pci0 = &pci0; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun cpus { 25*4882a593Smuzhiyun #address-cells = <1>; 26*4882a593Smuzhiyun #size-cells = <0>; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun PowerPC,8379@0 { 29*4882a593Smuzhiyun device_type = "cpu"; 30*4882a593Smuzhiyun reg = <0x0>; 31*4882a593Smuzhiyun d-cache-line-size = <32>; 32*4882a593Smuzhiyun i-cache-line-size = <32>; 33*4882a593Smuzhiyun d-cache-size = <32768>; 34*4882a593Smuzhiyun i-cache-size = <32768>; 35*4882a593Smuzhiyun timebase-frequency = <0>; 36*4882a593Smuzhiyun bus-frequency = <0>; 37*4882a593Smuzhiyun clock-frequency = <0>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun memory { 42*4882a593Smuzhiyun device_type = "memory"; 43*4882a593Smuzhiyun reg = <0x00000000 0x20000000>; // 512MB at 0 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun localbus@e0005000 { 47*4882a593Smuzhiyun #address-cells = <2>; 48*4882a593Smuzhiyun #size-cells = <1>; 49*4882a593Smuzhiyun compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus"; 50*4882a593Smuzhiyun reg = <0xe0005000 0x1000>; 51*4882a593Smuzhiyun interrupts = <77 0x8>; 52*4882a593Smuzhiyun interrupt-parent = <&ipic>; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun // booting from NOR flash 55*4882a593Smuzhiyun ranges = <0 0x0 0xfe000000 0x02000000 56*4882a593Smuzhiyun 1 0x0 0xf8000000 0x00008000 57*4882a593Smuzhiyun 3 0x0 0xe0600000 0x00008000>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun flash@0,0 { 60*4882a593Smuzhiyun #address-cells = <1>; 61*4882a593Smuzhiyun #size-cells = <1>; 62*4882a593Smuzhiyun compatible = "cfi-flash"; 63*4882a593Smuzhiyun reg = <0 0x0 0x2000000>; 64*4882a593Smuzhiyun bank-width = <2>; 65*4882a593Smuzhiyun device-width = <1>; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun u-boot@0 { 68*4882a593Smuzhiyun reg = <0x0 0x100000>; 69*4882a593Smuzhiyun read-only; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun fs@100000 { 73*4882a593Smuzhiyun reg = <0x100000 0x800000>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun kernel@1d00000 { 77*4882a593Smuzhiyun reg = <0x1d00000 0x200000>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun dtb@1f00000 { 81*4882a593Smuzhiyun reg = <0x1f00000 0x100000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun bcsr@1,0 { 86*4882a593Smuzhiyun reg = <1 0x0 0x8000>; 87*4882a593Smuzhiyun compatible = "fsl,mpc837xmds-bcsr"; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun nand@3,0 { 91*4882a593Smuzhiyun #address-cells = <1>; 92*4882a593Smuzhiyun #size-cells = <1>; 93*4882a593Smuzhiyun compatible = "fsl,mpc8379-fcm-nand", 94*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 95*4882a593Smuzhiyun reg = <3 0x0 0x8000>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun u-boot@0 { 98*4882a593Smuzhiyun reg = <0x0 0x100000>; 99*4882a593Smuzhiyun read-only; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun kernel@100000 { 103*4882a593Smuzhiyun reg = <0x100000 0x300000>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun fs@400000 { 107*4882a593Smuzhiyun reg = <0x400000 0x1c00000>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun soc@e0000000 { 113*4882a593Smuzhiyun #address-cells = <1>; 114*4882a593Smuzhiyun #size-cells = <1>; 115*4882a593Smuzhiyun device_type = "soc"; 116*4882a593Smuzhiyun compatible = "simple-bus"; 117*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x00100000>; 118*4882a593Smuzhiyun reg = <0xe0000000 0x00000200>; 119*4882a593Smuzhiyun bus-frequency = <0>; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun wdt@200 { 122*4882a593Smuzhiyun compatible = "mpc83xx_wdt"; 123*4882a593Smuzhiyun reg = <0x200 0x100>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun sleep-nexus { 127*4882a593Smuzhiyun #address-cells = <1>; 128*4882a593Smuzhiyun #size-cells = <1>; 129*4882a593Smuzhiyun compatible = "simple-bus"; 130*4882a593Smuzhiyun sleep = <&pmc 0x0c000000>; 131*4882a593Smuzhiyun ranges; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun i2c@3000 { 134*4882a593Smuzhiyun #address-cells = <1>; 135*4882a593Smuzhiyun #size-cells = <0>; 136*4882a593Smuzhiyun cell-index = <0>; 137*4882a593Smuzhiyun compatible = "fsl-i2c"; 138*4882a593Smuzhiyun reg = <0x3000 0x100>; 139*4882a593Smuzhiyun interrupts = <14 0x8>; 140*4882a593Smuzhiyun interrupt-parent = <&ipic>; 141*4882a593Smuzhiyun dfsrr; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun rtc@68 { 144*4882a593Smuzhiyun compatible = "dallas,ds1374"; 145*4882a593Smuzhiyun reg = <0x68>; 146*4882a593Smuzhiyun interrupts = <19 0x8>; 147*4882a593Smuzhiyun interrupt-parent = <&ipic>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun sdhci@2e000 { 152*4882a593Smuzhiyun compatible = "fsl,mpc8379-esdhc", "fsl,esdhc"; 153*4882a593Smuzhiyun reg = <0x2e000 0x1000>; 154*4882a593Smuzhiyun interrupts = <42 0x8>; 155*4882a593Smuzhiyun interrupt-parent = <&ipic>; 156*4882a593Smuzhiyun sdhci,wp-inverted; 157*4882a593Smuzhiyun /* Filled in by U-Boot */ 158*4882a593Smuzhiyun clock-frequency = <0>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun i2c@3100 { 163*4882a593Smuzhiyun #address-cells = <1>; 164*4882a593Smuzhiyun #size-cells = <0>; 165*4882a593Smuzhiyun cell-index = <1>; 166*4882a593Smuzhiyun compatible = "fsl-i2c"; 167*4882a593Smuzhiyun reg = <0x3100 0x100>; 168*4882a593Smuzhiyun interrupts = <15 0x8>; 169*4882a593Smuzhiyun interrupt-parent = <&ipic>; 170*4882a593Smuzhiyun dfsrr; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun spi@7000 { 174*4882a593Smuzhiyun cell-index = <0>; 175*4882a593Smuzhiyun compatible = "fsl,spi"; 176*4882a593Smuzhiyun reg = <0x7000 0x1000>; 177*4882a593Smuzhiyun interrupts = <16 0x8>; 178*4882a593Smuzhiyun interrupt-parent = <&ipic>; 179*4882a593Smuzhiyun mode = "cpu"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun dma@82a8 { 183*4882a593Smuzhiyun #address-cells = <1>; 184*4882a593Smuzhiyun #size-cells = <1>; 185*4882a593Smuzhiyun compatible = "fsl,mpc8379-dma", "fsl,elo-dma"; 186*4882a593Smuzhiyun reg = <0x82a8 4>; 187*4882a593Smuzhiyun ranges = <0 0x8100 0x1a8>; 188*4882a593Smuzhiyun interrupt-parent = <&ipic>; 189*4882a593Smuzhiyun interrupts = <71 8>; 190*4882a593Smuzhiyun cell-index = <0>; 191*4882a593Smuzhiyun dma-channel@0 { 192*4882a593Smuzhiyun compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel"; 193*4882a593Smuzhiyun reg = <0 0x80>; 194*4882a593Smuzhiyun cell-index = <0>; 195*4882a593Smuzhiyun interrupt-parent = <&ipic>; 196*4882a593Smuzhiyun interrupts = <71 8>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun dma-channel@80 { 199*4882a593Smuzhiyun compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel"; 200*4882a593Smuzhiyun reg = <0x80 0x80>; 201*4882a593Smuzhiyun cell-index = <1>; 202*4882a593Smuzhiyun interrupt-parent = <&ipic>; 203*4882a593Smuzhiyun interrupts = <71 8>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun dma-channel@100 { 206*4882a593Smuzhiyun compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel"; 207*4882a593Smuzhiyun reg = <0x100 0x80>; 208*4882a593Smuzhiyun cell-index = <2>; 209*4882a593Smuzhiyun interrupt-parent = <&ipic>; 210*4882a593Smuzhiyun interrupts = <71 8>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun dma-channel@180 { 213*4882a593Smuzhiyun compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel"; 214*4882a593Smuzhiyun reg = <0x180 0x28>; 215*4882a593Smuzhiyun cell-index = <3>; 216*4882a593Smuzhiyun interrupt-parent = <&ipic>; 217*4882a593Smuzhiyun interrupts = <71 8>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun usb@23000 { 222*4882a593Smuzhiyun compatible = "fsl-usb2-dr"; 223*4882a593Smuzhiyun reg = <0x23000 0x1000>; 224*4882a593Smuzhiyun #address-cells = <1>; 225*4882a593Smuzhiyun #size-cells = <0>; 226*4882a593Smuzhiyun interrupt-parent = <&ipic>; 227*4882a593Smuzhiyun interrupts = <38 0x8>; 228*4882a593Smuzhiyun dr_mode = "host"; 229*4882a593Smuzhiyun phy_type = "ulpi"; 230*4882a593Smuzhiyun sleep = <&pmc 0x00c00000>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun enet0: ethernet@24000 { 234*4882a593Smuzhiyun #address-cells = <1>; 235*4882a593Smuzhiyun #size-cells = <1>; 236*4882a593Smuzhiyun cell-index = <0>; 237*4882a593Smuzhiyun device_type = "network"; 238*4882a593Smuzhiyun model = "eTSEC"; 239*4882a593Smuzhiyun compatible = "gianfar"; 240*4882a593Smuzhiyun reg = <0x24000 0x1000>; 241*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 242*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 243*4882a593Smuzhiyun interrupts = <32 0x8 33 0x8 34 0x8>; 244*4882a593Smuzhiyun phy-connection-type = "mii"; 245*4882a593Smuzhiyun interrupt-parent = <&ipic>; 246*4882a593Smuzhiyun tbi-handle = <&tbi0>; 247*4882a593Smuzhiyun phy-handle = <&phy2>; 248*4882a593Smuzhiyun sleep = <&pmc 0xc0000000>; 249*4882a593Smuzhiyun fsl,magic-packet; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun mdio@520 { 252*4882a593Smuzhiyun #address-cells = <1>; 253*4882a593Smuzhiyun #size-cells = <0>; 254*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 255*4882a593Smuzhiyun reg = <0x520 0x20>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun phy2: ethernet-phy@2 { 258*4882a593Smuzhiyun interrupt-parent = <&ipic>; 259*4882a593Smuzhiyun interrupts = <17 0x8>; 260*4882a593Smuzhiyun reg = <0x2>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun phy3: ethernet-phy@3 { 264*4882a593Smuzhiyun interrupt-parent = <&ipic>; 265*4882a593Smuzhiyun interrupts = <18 0x8>; 266*4882a593Smuzhiyun reg = <0x3>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun tbi0: tbi-phy@11 { 270*4882a593Smuzhiyun reg = <0x11>; 271*4882a593Smuzhiyun device_type = "tbi-phy"; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun enet1: ethernet@25000 { 277*4882a593Smuzhiyun #address-cells = <1>; 278*4882a593Smuzhiyun #size-cells = <1>; 279*4882a593Smuzhiyun cell-index = <1>; 280*4882a593Smuzhiyun device_type = "network"; 281*4882a593Smuzhiyun model = "eTSEC"; 282*4882a593Smuzhiyun compatible = "gianfar"; 283*4882a593Smuzhiyun reg = <0x25000 0x1000>; 284*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 285*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 286*4882a593Smuzhiyun interrupts = <35 0x8 36 0x8 37 0x8>; 287*4882a593Smuzhiyun phy-connection-type = "mii"; 288*4882a593Smuzhiyun interrupt-parent = <&ipic>; 289*4882a593Smuzhiyun tbi-handle = <&tbi1>; 290*4882a593Smuzhiyun phy-handle = <&phy3>; 291*4882a593Smuzhiyun sleep = <&pmc 0x30000000>; 292*4882a593Smuzhiyun fsl,magic-packet; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun mdio@520 { 295*4882a593Smuzhiyun #address-cells = <1>; 296*4882a593Smuzhiyun #size-cells = <0>; 297*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 298*4882a593Smuzhiyun reg = <0x520 0x20>; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun tbi1: tbi-phy@11 { 301*4882a593Smuzhiyun reg = <0x11>; 302*4882a593Smuzhiyun device_type = "tbi-phy"; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun serial0: serial@4500 { 308*4882a593Smuzhiyun cell-index = <0>; 309*4882a593Smuzhiyun device_type = "serial"; 310*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 311*4882a593Smuzhiyun reg = <0x4500 0x100>; 312*4882a593Smuzhiyun clock-frequency = <0>; 313*4882a593Smuzhiyun interrupts = <9 0x8>; 314*4882a593Smuzhiyun interrupt-parent = <&ipic>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun serial1: serial@4600 { 318*4882a593Smuzhiyun cell-index = <1>; 319*4882a593Smuzhiyun device_type = "serial"; 320*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 321*4882a593Smuzhiyun reg = <0x4600 0x100>; 322*4882a593Smuzhiyun clock-frequency = <0>; 323*4882a593Smuzhiyun interrupts = <10 0x8>; 324*4882a593Smuzhiyun interrupt-parent = <&ipic>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun crypto@30000 { 328*4882a593Smuzhiyun compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", 329*4882a593Smuzhiyun "fsl,sec2.1", "fsl,sec2.0"; 330*4882a593Smuzhiyun reg = <0x30000 0x10000>; 331*4882a593Smuzhiyun interrupts = <11 0x8>; 332*4882a593Smuzhiyun interrupt-parent = <&ipic>; 333*4882a593Smuzhiyun fsl,num-channels = <4>; 334*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 335*4882a593Smuzhiyun fsl,exec-units-mask = <0x9fe>; 336*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x3ab0ebf>; 337*4882a593Smuzhiyun sleep = <&pmc 0x03000000>; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun sata@18000 { 341*4882a593Smuzhiyun compatible = "fsl,mpc8379-sata", "fsl,pq-sata"; 342*4882a593Smuzhiyun reg = <0x18000 0x1000>; 343*4882a593Smuzhiyun interrupts = <44 0x8>; 344*4882a593Smuzhiyun interrupt-parent = <&ipic>; 345*4882a593Smuzhiyun sleep = <&pmc 0x000000c0>; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun sata@19000 { 349*4882a593Smuzhiyun compatible = "fsl,mpc8379-sata", "fsl,pq-sata"; 350*4882a593Smuzhiyun reg = <0x19000 0x1000>; 351*4882a593Smuzhiyun interrupts = <45 0x8>; 352*4882a593Smuzhiyun interrupt-parent = <&ipic>; 353*4882a593Smuzhiyun sleep = <&pmc 0x00000030>; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun sata@1a000 { 357*4882a593Smuzhiyun compatible = "fsl,mpc8379-sata", "fsl,pq-sata"; 358*4882a593Smuzhiyun reg = <0x1a000 0x1000>; 359*4882a593Smuzhiyun interrupts = <46 0x8>; 360*4882a593Smuzhiyun interrupt-parent = <&ipic>; 361*4882a593Smuzhiyun sleep = <&pmc 0x0000000c>; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun sata@1b000 { 365*4882a593Smuzhiyun compatible = "fsl,mpc8379-sata", "fsl,pq-sata"; 366*4882a593Smuzhiyun reg = <0x1b000 0x1000>; 367*4882a593Smuzhiyun interrupts = <47 0x8>; 368*4882a593Smuzhiyun interrupt-parent = <&ipic>; 369*4882a593Smuzhiyun sleep = <&pmc 0x00000003>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* IPIC 373*4882a593Smuzhiyun * interrupts cell = <intr #, sense> 374*4882a593Smuzhiyun * sense values match linux IORESOURCE_IRQ_* defines: 375*4882a593Smuzhiyun * sense == 8: Level, low assertion 376*4882a593Smuzhiyun * sense == 2: Edge, high-to-low change 377*4882a593Smuzhiyun */ 378*4882a593Smuzhiyun ipic: pic@700 { 379*4882a593Smuzhiyun compatible = "fsl,ipic"; 380*4882a593Smuzhiyun interrupt-controller; 381*4882a593Smuzhiyun #address-cells = <0>; 382*4882a593Smuzhiyun #interrupt-cells = <2>; 383*4882a593Smuzhiyun reg = <0x700 0x100>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun pmc: power@b00 { 387*4882a593Smuzhiyun compatible = "fsl,mpc8379-pmc", "fsl,mpc8349-pmc"; 388*4882a593Smuzhiyun reg = <0xb00 0x100 0xa00 0x100>; 389*4882a593Smuzhiyun interrupts = <80 0x8>; 390*4882a593Smuzhiyun interrupt-parent = <&ipic>; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun }; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun pci0: pci@e0008500 { 395*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 396*4882a593Smuzhiyun interrupt-map = < 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* IDSEL 0x11 */ 399*4882a593Smuzhiyun 0x8800 0x0 0x0 0x1 &ipic 20 0x8 400*4882a593Smuzhiyun 0x8800 0x0 0x0 0x2 &ipic 21 0x8 401*4882a593Smuzhiyun 0x8800 0x0 0x0 0x3 &ipic 22 0x8 402*4882a593Smuzhiyun 0x8800 0x0 0x0 0x4 &ipic 23 0x8 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* IDSEL 0x12 */ 405*4882a593Smuzhiyun 0x9000 0x0 0x0 0x1 &ipic 22 0x8 406*4882a593Smuzhiyun 0x9000 0x0 0x0 0x2 &ipic 23 0x8 407*4882a593Smuzhiyun 0x9000 0x0 0x0 0x3 &ipic 20 0x8 408*4882a593Smuzhiyun 0x9000 0x0 0x0 0x4 &ipic 21 0x8 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun /* IDSEL 0x13 */ 411*4882a593Smuzhiyun 0x9800 0x0 0x0 0x1 &ipic 23 0x8 412*4882a593Smuzhiyun 0x9800 0x0 0x0 0x2 &ipic 20 0x8 413*4882a593Smuzhiyun 0x9800 0x0 0x0 0x3 &ipic 21 0x8 414*4882a593Smuzhiyun 0x9800 0x0 0x0 0x4 &ipic 22 0x8 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun /* IDSEL 0x15 */ 417*4882a593Smuzhiyun 0xa800 0x0 0x0 0x1 &ipic 20 0x8 418*4882a593Smuzhiyun 0xa800 0x0 0x0 0x2 &ipic 21 0x8 419*4882a593Smuzhiyun 0xa800 0x0 0x0 0x3 &ipic 22 0x8 420*4882a593Smuzhiyun 0xa800 0x0 0x0 0x4 &ipic 23 0x8 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun /* IDSEL 0x16 */ 423*4882a593Smuzhiyun 0xb000 0x0 0x0 0x1 &ipic 23 0x8 424*4882a593Smuzhiyun 0xb000 0x0 0x0 0x2 &ipic 20 0x8 425*4882a593Smuzhiyun 0xb000 0x0 0x0 0x3 &ipic 21 0x8 426*4882a593Smuzhiyun 0xb000 0x0 0x0 0x4 &ipic 22 0x8 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /* IDSEL 0x17 */ 429*4882a593Smuzhiyun 0xb800 0x0 0x0 0x1 &ipic 22 0x8 430*4882a593Smuzhiyun 0xb800 0x0 0x0 0x2 &ipic 23 0x8 431*4882a593Smuzhiyun 0xb800 0x0 0x0 0x3 &ipic 20 0x8 432*4882a593Smuzhiyun 0xb800 0x0 0x0 0x4 &ipic 21 0x8 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* IDSEL 0x18 */ 435*4882a593Smuzhiyun 0xc000 0x0 0x0 0x1 &ipic 21 0x8 436*4882a593Smuzhiyun 0xc000 0x0 0x0 0x2 &ipic 22 0x8 437*4882a593Smuzhiyun 0xc000 0x0 0x0 0x3 &ipic 23 0x8 438*4882a593Smuzhiyun 0xc000 0x0 0x0 0x4 &ipic 20 0x8>; 439*4882a593Smuzhiyun interrupt-parent = <&ipic>; 440*4882a593Smuzhiyun interrupts = <66 0x8>; 441*4882a593Smuzhiyun bus-range = <0x0 0x0>; 442*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 443*4882a593Smuzhiyun 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 444*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>; 445*4882a593Smuzhiyun sleep = <&pmc 0x00010000>; 446*4882a593Smuzhiyun clock-frequency = <0>; 447*4882a593Smuzhiyun #interrupt-cells = <1>; 448*4882a593Smuzhiyun #size-cells = <2>; 449*4882a593Smuzhiyun #address-cells = <3>; 450*4882a593Smuzhiyun reg = <0xe0008500 0x100 /* internal registers */ 451*4882a593Smuzhiyun 0xe0008300 0x8>; /* config space access registers */ 452*4882a593Smuzhiyun compatible = "fsl,mpc8349-pci"; 453*4882a593Smuzhiyun device_type = "pci"; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun}; 456