1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8378E MDS Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2007 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "fsl,mpc8378emds"; 12*4882a593Smuzhiyun compatible = "fsl,mpc8378emds","fsl,mpc837xmds"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun serial1 = &serial1; 21*4882a593Smuzhiyun pci0 = &pci0; 22*4882a593Smuzhiyun pci1 = &pci1; 23*4882a593Smuzhiyun pci2 = &pci2; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun cpus { 27*4882a593Smuzhiyun #address-cells = <1>; 28*4882a593Smuzhiyun #size-cells = <0>; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun PowerPC,8378@0 { 31*4882a593Smuzhiyun device_type = "cpu"; 32*4882a593Smuzhiyun reg = <0x0>; 33*4882a593Smuzhiyun d-cache-line-size = <32>; 34*4882a593Smuzhiyun i-cache-line-size = <32>; 35*4882a593Smuzhiyun d-cache-size = <32768>; 36*4882a593Smuzhiyun i-cache-size = <32768>; 37*4882a593Smuzhiyun timebase-frequency = <0>; 38*4882a593Smuzhiyun bus-frequency = <0>; 39*4882a593Smuzhiyun clock-frequency = <0>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun memory { 44*4882a593Smuzhiyun device_type = "memory"; 45*4882a593Smuzhiyun reg = <0x00000000 0x20000000>; // 512MB at 0 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun localbus@e0005000 { 49*4882a593Smuzhiyun #address-cells = <2>; 50*4882a593Smuzhiyun #size-cells = <1>; 51*4882a593Smuzhiyun compatible = "fsl,mpc8378-elbc", "fsl,elbc", "simple-bus"; 52*4882a593Smuzhiyun reg = <0xe0005000 0x1000>; 53*4882a593Smuzhiyun interrupts = <77 0x8>; 54*4882a593Smuzhiyun interrupt-parent = <&ipic>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun // booting from NOR flash 57*4882a593Smuzhiyun ranges = <0 0x0 0xfe000000 0x02000000 58*4882a593Smuzhiyun 1 0x0 0xf8000000 0x00008000 59*4882a593Smuzhiyun 3 0x0 0xe0600000 0x00008000>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun flash@0,0 { 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <1>; 64*4882a593Smuzhiyun compatible = "cfi-flash"; 65*4882a593Smuzhiyun reg = <0 0x0 0x2000000>; 66*4882a593Smuzhiyun bank-width = <2>; 67*4882a593Smuzhiyun device-width = <1>; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun u-boot@0 { 70*4882a593Smuzhiyun reg = <0x0 0x100000>; 71*4882a593Smuzhiyun read-only; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun fs@100000 { 75*4882a593Smuzhiyun reg = <0x100000 0x800000>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun kernel@1d00000 { 79*4882a593Smuzhiyun reg = <0x1d00000 0x200000>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun dtb@1f00000 { 83*4882a593Smuzhiyun reg = <0x1f00000 0x100000>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun bcsr@1,0 { 88*4882a593Smuzhiyun reg = <1 0x0 0x8000>; 89*4882a593Smuzhiyun compatible = "fsl,mpc837xmds-bcsr"; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun nand@3,0 { 93*4882a593Smuzhiyun #address-cells = <1>; 94*4882a593Smuzhiyun #size-cells = <1>; 95*4882a593Smuzhiyun compatible = "fsl,mpc8378-fcm-nand", 96*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 97*4882a593Smuzhiyun reg = <3 0x0 0x8000>; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun u-boot@0 { 100*4882a593Smuzhiyun reg = <0x0 0x100000>; 101*4882a593Smuzhiyun read-only; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun kernel@100000 { 105*4882a593Smuzhiyun reg = <0x100000 0x300000>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun fs@400000 { 109*4882a593Smuzhiyun reg = <0x400000 0x1c00000>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun soc@e0000000 { 115*4882a593Smuzhiyun #address-cells = <1>; 116*4882a593Smuzhiyun #size-cells = <1>; 117*4882a593Smuzhiyun device_type = "soc"; 118*4882a593Smuzhiyun compatible = "simple-bus"; 119*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x00100000>; 120*4882a593Smuzhiyun reg = <0xe0000000 0x00000200>; 121*4882a593Smuzhiyun bus-frequency = <0>; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun wdt@200 { 124*4882a593Smuzhiyun compatible = "mpc83xx_wdt"; 125*4882a593Smuzhiyun reg = <0x200 0x100>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun sleep-nexus { 129*4882a593Smuzhiyun #address-cells = <1>; 130*4882a593Smuzhiyun #size-cells = <1>; 131*4882a593Smuzhiyun compatible = "simple-bus"; 132*4882a593Smuzhiyun sleep = <&pmc 0x0c000000>; 133*4882a593Smuzhiyun ranges; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun i2c@3000 { 136*4882a593Smuzhiyun #address-cells = <1>; 137*4882a593Smuzhiyun #size-cells = <0>; 138*4882a593Smuzhiyun cell-index = <0>; 139*4882a593Smuzhiyun compatible = "fsl-i2c"; 140*4882a593Smuzhiyun reg = <0x3000 0x100>; 141*4882a593Smuzhiyun interrupts = <14 0x8>; 142*4882a593Smuzhiyun interrupt-parent = <&ipic>; 143*4882a593Smuzhiyun dfsrr; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun rtc@68 { 146*4882a593Smuzhiyun compatible = "dallas,ds1374"; 147*4882a593Smuzhiyun reg = <0x68>; 148*4882a593Smuzhiyun interrupts = <19 0x8>; 149*4882a593Smuzhiyun interrupt-parent = <&ipic>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun sdhci@2e000 { 154*4882a593Smuzhiyun compatible = "fsl,mpc8378-esdhc", "fsl,esdhc"; 155*4882a593Smuzhiyun reg = <0x2e000 0x1000>; 156*4882a593Smuzhiyun interrupts = <42 0x8>; 157*4882a593Smuzhiyun interrupt-parent = <&ipic>; 158*4882a593Smuzhiyun sdhci,wp-inverted; 159*4882a593Smuzhiyun /* Filled in by U-Boot */ 160*4882a593Smuzhiyun clock-frequency = <0>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun i2c@3100 { 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun cell-index = <1>; 168*4882a593Smuzhiyun compatible = "fsl-i2c"; 169*4882a593Smuzhiyun reg = <0x3100 0x100>; 170*4882a593Smuzhiyun interrupts = <15 0x8>; 171*4882a593Smuzhiyun interrupt-parent = <&ipic>; 172*4882a593Smuzhiyun dfsrr; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun spi@7000 { 176*4882a593Smuzhiyun cell-index = <0>; 177*4882a593Smuzhiyun compatible = "fsl,spi"; 178*4882a593Smuzhiyun reg = <0x7000 0x1000>; 179*4882a593Smuzhiyun interrupts = <16 0x8>; 180*4882a593Smuzhiyun interrupt-parent = <&ipic>; 181*4882a593Smuzhiyun mode = "cpu"; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun dma@82a8 { 185*4882a593Smuzhiyun #address-cells = <1>; 186*4882a593Smuzhiyun #size-cells = <1>; 187*4882a593Smuzhiyun compatible = "fsl,mpc8378-dma", "fsl,elo-dma"; 188*4882a593Smuzhiyun reg = <0x82a8 4>; 189*4882a593Smuzhiyun ranges = <0 0x8100 0x1a8>; 190*4882a593Smuzhiyun interrupt-parent = <&ipic>; 191*4882a593Smuzhiyun interrupts = <71 8>; 192*4882a593Smuzhiyun cell-index = <0>; 193*4882a593Smuzhiyun dma-channel@0 { 194*4882a593Smuzhiyun compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 195*4882a593Smuzhiyun reg = <0 0x80>; 196*4882a593Smuzhiyun cell-index = <0>; 197*4882a593Smuzhiyun interrupt-parent = <&ipic>; 198*4882a593Smuzhiyun interrupts = <71 8>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun dma-channel@80 { 201*4882a593Smuzhiyun compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 202*4882a593Smuzhiyun reg = <0x80 0x80>; 203*4882a593Smuzhiyun cell-index = <1>; 204*4882a593Smuzhiyun interrupt-parent = <&ipic>; 205*4882a593Smuzhiyun interrupts = <71 8>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun dma-channel@100 { 208*4882a593Smuzhiyun compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 209*4882a593Smuzhiyun reg = <0x100 0x80>; 210*4882a593Smuzhiyun cell-index = <2>; 211*4882a593Smuzhiyun interrupt-parent = <&ipic>; 212*4882a593Smuzhiyun interrupts = <71 8>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun dma-channel@180 { 215*4882a593Smuzhiyun compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel"; 216*4882a593Smuzhiyun reg = <0x180 0x28>; 217*4882a593Smuzhiyun cell-index = <3>; 218*4882a593Smuzhiyun interrupt-parent = <&ipic>; 219*4882a593Smuzhiyun interrupts = <71 8>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun usb@23000 { 224*4882a593Smuzhiyun compatible = "fsl-usb2-dr"; 225*4882a593Smuzhiyun reg = <0x23000 0x1000>; 226*4882a593Smuzhiyun #address-cells = <1>; 227*4882a593Smuzhiyun #size-cells = <0>; 228*4882a593Smuzhiyun interrupt-parent = <&ipic>; 229*4882a593Smuzhiyun interrupts = <38 0x8>; 230*4882a593Smuzhiyun dr_mode = "host"; 231*4882a593Smuzhiyun phy_type = "ulpi"; 232*4882a593Smuzhiyun sleep = <&pmc 0x00c00000>; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun enet0: ethernet@24000 { 236*4882a593Smuzhiyun #address-cells = <1>; 237*4882a593Smuzhiyun #size-cells = <1>; 238*4882a593Smuzhiyun cell-index = <0>; 239*4882a593Smuzhiyun device_type = "network"; 240*4882a593Smuzhiyun model = "eTSEC"; 241*4882a593Smuzhiyun compatible = "gianfar"; 242*4882a593Smuzhiyun reg = <0x24000 0x1000>; 243*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 244*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 245*4882a593Smuzhiyun interrupts = <32 0x8 33 0x8 34 0x8>; 246*4882a593Smuzhiyun phy-connection-type = "mii"; 247*4882a593Smuzhiyun interrupt-parent = <&ipic>; 248*4882a593Smuzhiyun tbi-handle = <&tbi0>; 249*4882a593Smuzhiyun phy-handle = <&phy2>; 250*4882a593Smuzhiyun sleep = <&pmc 0xc0000000>; 251*4882a593Smuzhiyun fsl,magic-packet; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun mdio@520 { 254*4882a593Smuzhiyun #address-cells = <1>; 255*4882a593Smuzhiyun #size-cells = <0>; 256*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 257*4882a593Smuzhiyun reg = <0x520 0x20>; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun phy2: ethernet-phy@2 { 260*4882a593Smuzhiyun interrupt-parent = <&ipic>; 261*4882a593Smuzhiyun interrupts = <17 0x8>; 262*4882a593Smuzhiyun reg = <0x2>; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun phy3: ethernet-phy@3 { 266*4882a593Smuzhiyun interrupt-parent = <&ipic>; 267*4882a593Smuzhiyun interrupts = <18 0x8>; 268*4882a593Smuzhiyun reg = <0x3>; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun tbi0: tbi-phy@11 { 272*4882a593Smuzhiyun reg = <0x11>; 273*4882a593Smuzhiyun device_type = "tbi-phy"; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun enet1: ethernet@25000 { 279*4882a593Smuzhiyun #address-cells = <1>; 280*4882a593Smuzhiyun #size-cells = <1>; 281*4882a593Smuzhiyun cell-index = <1>; 282*4882a593Smuzhiyun device_type = "network"; 283*4882a593Smuzhiyun model = "eTSEC"; 284*4882a593Smuzhiyun compatible = "gianfar"; 285*4882a593Smuzhiyun reg = <0x25000 0x1000>; 286*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 287*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 288*4882a593Smuzhiyun interrupts = <35 0x8 36 0x8 37 0x8>; 289*4882a593Smuzhiyun phy-connection-type = "mii"; 290*4882a593Smuzhiyun interrupt-parent = <&ipic>; 291*4882a593Smuzhiyun tbi-handle = <&tbi1>; 292*4882a593Smuzhiyun phy-handle = <&phy3>; 293*4882a593Smuzhiyun sleep = <&pmc 0x30000000>; 294*4882a593Smuzhiyun fsl,magic-packet; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun mdio@520 { 297*4882a593Smuzhiyun #address-cells = <1>; 298*4882a593Smuzhiyun #size-cells = <0>; 299*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 300*4882a593Smuzhiyun reg = <0x520 0x20>; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun tbi1: tbi-phy@11 { 303*4882a593Smuzhiyun reg = <0x11>; 304*4882a593Smuzhiyun device_type = "tbi-phy"; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun serial0: serial@4500 { 310*4882a593Smuzhiyun cell-index = <0>; 311*4882a593Smuzhiyun device_type = "serial"; 312*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 313*4882a593Smuzhiyun reg = <0x4500 0x100>; 314*4882a593Smuzhiyun clock-frequency = <0>; 315*4882a593Smuzhiyun interrupts = <9 0x8>; 316*4882a593Smuzhiyun interrupt-parent = <&ipic>; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun serial1: serial@4600 { 320*4882a593Smuzhiyun cell-index = <1>; 321*4882a593Smuzhiyun device_type = "serial"; 322*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 323*4882a593Smuzhiyun reg = <0x4600 0x100>; 324*4882a593Smuzhiyun clock-frequency = <0>; 325*4882a593Smuzhiyun interrupts = <10 0x8>; 326*4882a593Smuzhiyun interrupt-parent = <&ipic>; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun crypto@30000 { 330*4882a593Smuzhiyun compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", 331*4882a593Smuzhiyun "fsl,sec2.1", "fsl,sec2.0"; 332*4882a593Smuzhiyun reg = <0x30000 0x10000>; 333*4882a593Smuzhiyun interrupts = <11 0x8>; 334*4882a593Smuzhiyun interrupt-parent = <&ipic>; 335*4882a593Smuzhiyun fsl,num-channels = <4>; 336*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 337*4882a593Smuzhiyun fsl,exec-units-mask = <0x9fe>; 338*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x3ab0ebf>; 339*4882a593Smuzhiyun sleep = <&pmc 0x03000000>; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun /* IPIC 343*4882a593Smuzhiyun * interrupts cell = <intr #, sense> 344*4882a593Smuzhiyun * sense values match linux IORESOURCE_IRQ_* defines: 345*4882a593Smuzhiyun * sense == 8: Level, low assertion 346*4882a593Smuzhiyun * sense == 2: Edge, high-to-low change 347*4882a593Smuzhiyun */ 348*4882a593Smuzhiyun ipic: pic@700 { 349*4882a593Smuzhiyun compatible = "fsl,ipic"; 350*4882a593Smuzhiyun interrupt-controller; 351*4882a593Smuzhiyun #address-cells = <0>; 352*4882a593Smuzhiyun #interrupt-cells = <2>; 353*4882a593Smuzhiyun reg = <0x700 0x100>; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun pmc: power@b00 { 357*4882a593Smuzhiyun compatible = "fsl,mpc8378-pmc", "fsl,mpc8349-pmc"; 358*4882a593Smuzhiyun reg = <0xb00 0x100 0xa00 0x100>; 359*4882a593Smuzhiyun interrupts = <80 0x8>; 360*4882a593Smuzhiyun interrupt-parent = <&ipic>; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun pci0: pci@e0008500 { 365*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 366*4882a593Smuzhiyun interrupt-map = < 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun /* IDSEL 0x11 */ 369*4882a593Smuzhiyun 0x8800 0x0 0x0 0x1 &ipic 20 0x8 370*4882a593Smuzhiyun 0x8800 0x0 0x0 0x2 &ipic 21 0x8 371*4882a593Smuzhiyun 0x8800 0x0 0x0 0x3 &ipic 22 0x8 372*4882a593Smuzhiyun 0x8800 0x0 0x0 0x4 &ipic 23 0x8 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* IDSEL 0x12 */ 375*4882a593Smuzhiyun 0x9000 0x0 0x0 0x1 &ipic 22 0x8 376*4882a593Smuzhiyun 0x9000 0x0 0x0 0x2 &ipic 23 0x8 377*4882a593Smuzhiyun 0x9000 0x0 0x0 0x3 &ipic 20 0x8 378*4882a593Smuzhiyun 0x9000 0x0 0x0 0x4 &ipic 21 0x8 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* IDSEL 0x13 */ 381*4882a593Smuzhiyun 0x9800 0x0 0x0 0x1 &ipic 23 0x8 382*4882a593Smuzhiyun 0x9800 0x0 0x0 0x2 &ipic 20 0x8 383*4882a593Smuzhiyun 0x9800 0x0 0x0 0x3 &ipic 21 0x8 384*4882a593Smuzhiyun 0x9800 0x0 0x0 0x4 &ipic 22 0x8 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun /* IDSEL 0x15 */ 387*4882a593Smuzhiyun 0xa800 0x0 0x0 0x1 &ipic 20 0x8 388*4882a593Smuzhiyun 0xa800 0x0 0x0 0x2 &ipic 21 0x8 389*4882a593Smuzhiyun 0xa800 0x0 0x0 0x3 &ipic 22 0x8 390*4882a593Smuzhiyun 0xa800 0x0 0x0 0x4 &ipic 23 0x8 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun /* IDSEL 0x16 */ 393*4882a593Smuzhiyun 0xb000 0x0 0x0 0x1 &ipic 23 0x8 394*4882a593Smuzhiyun 0xb000 0x0 0x0 0x2 &ipic 20 0x8 395*4882a593Smuzhiyun 0xb000 0x0 0x0 0x3 &ipic 21 0x8 396*4882a593Smuzhiyun 0xb000 0x0 0x0 0x4 &ipic 22 0x8 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* IDSEL 0x17 */ 399*4882a593Smuzhiyun 0xb800 0x0 0x0 0x1 &ipic 22 0x8 400*4882a593Smuzhiyun 0xb800 0x0 0x0 0x2 &ipic 23 0x8 401*4882a593Smuzhiyun 0xb800 0x0 0x0 0x3 &ipic 20 0x8 402*4882a593Smuzhiyun 0xb800 0x0 0x0 0x4 &ipic 21 0x8 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* IDSEL 0x18 */ 405*4882a593Smuzhiyun 0xc000 0x0 0x0 0x1 &ipic 21 0x8 406*4882a593Smuzhiyun 0xc000 0x0 0x0 0x2 &ipic 22 0x8 407*4882a593Smuzhiyun 0xc000 0x0 0x0 0x3 &ipic 23 0x8 408*4882a593Smuzhiyun 0xc000 0x0 0x0 0x4 &ipic 20 0x8>; 409*4882a593Smuzhiyun interrupt-parent = <&ipic>; 410*4882a593Smuzhiyun interrupts = <66 0x8>; 411*4882a593Smuzhiyun bus-range = <0x0 0x0>; 412*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 413*4882a593Smuzhiyun 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 414*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>; 415*4882a593Smuzhiyun clock-frequency = <0>; 416*4882a593Smuzhiyun sleep = <&pmc 0x00010000>; 417*4882a593Smuzhiyun #interrupt-cells = <1>; 418*4882a593Smuzhiyun #size-cells = <2>; 419*4882a593Smuzhiyun #address-cells = <3>; 420*4882a593Smuzhiyun reg = <0xe0008500 0x100 /* internal registers */ 421*4882a593Smuzhiyun 0xe0008300 0x8>; /* config space access registers */ 422*4882a593Smuzhiyun compatible = "fsl,mpc8349-pci"; 423*4882a593Smuzhiyun device_type = "pci"; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun pci1: pcie@e0009000 { 427*4882a593Smuzhiyun #address-cells = <3>; 428*4882a593Smuzhiyun #size-cells = <2>; 429*4882a593Smuzhiyun #interrupt-cells = <1>; 430*4882a593Smuzhiyun device_type = "pci"; 431*4882a593Smuzhiyun compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie"; 432*4882a593Smuzhiyun reg = <0xe0009000 0x00001000>; 433*4882a593Smuzhiyun ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000 434*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>; 435*4882a593Smuzhiyun bus-range = <0 255>; 436*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 437*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &ipic 1 8 438*4882a593Smuzhiyun 0 0 0 2 &ipic 1 8 439*4882a593Smuzhiyun 0 0 0 3 &ipic 1 8 440*4882a593Smuzhiyun 0 0 0 4 &ipic 1 8>; 441*4882a593Smuzhiyun sleep = <&pmc 0x00300000>; 442*4882a593Smuzhiyun clock-frequency = <0>; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun pcie@0 { 445*4882a593Smuzhiyun #address-cells = <3>; 446*4882a593Smuzhiyun #size-cells = <2>; 447*4882a593Smuzhiyun device_type = "pci"; 448*4882a593Smuzhiyun reg = <0 0 0 0 0>; 449*4882a593Smuzhiyun ranges = <0x02000000 0 0xa8000000 450*4882a593Smuzhiyun 0x02000000 0 0xa8000000 451*4882a593Smuzhiyun 0 0x10000000 452*4882a593Smuzhiyun 0x01000000 0 0x00000000 453*4882a593Smuzhiyun 0x01000000 0 0x00000000 454*4882a593Smuzhiyun 0 0x00800000>; 455*4882a593Smuzhiyun }; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun pci2: pcie@e000a000 { 459*4882a593Smuzhiyun #address-cells = <3>; 460*4882a593Smuzhiyun #size-cells = <2>; 461*4882a593Smuzhiyun #interrupt-cells = <1>; 462*4882a593Smuzhiyun device_type = "pci"; 463*4882a593Smuzhiyun compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie"; 464*4882a593Smuzhiyun reg = <0xe000a000 0x00001000>; 465*4882a593Smuzhiyun ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000 466*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>; 467*4882a593Smuzhiyun bus-range = <0 255>; 468*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 469*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &ipic 2 8 470*4882a593Smuzhiyun 0 0 0 2 &ipic 2 8 471*4882a593Smuzhiyun 0 0 0 3 &ipic 2 8 472*4882a593Smuzhiyun 0 0 0 4 &ipic 2 8>; 473*4882a593Smuzhiyun sleep = <&pmc 0x000c0000>; 474*4882a593Smuzhiyun clock-frequency = <0>; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun pcie@0 { 477*4882a593Smuzhiyun #address-cells = <3>; 478*4882a593Smuzhiyun #size-cells = <2>; 479*4882a593Smuzhiyun device_type = "pci"; 480*4882a593Smuzhiyun reg = <0 0 0 0 0>; 481*4882a593Smuzhiyun ranges = <0x02000000 0 0xc8000000 482*4882a593Smuzhiyun 0x02000000 0 0xc8000000 483*4882a593Smuzhiyun 0 0x10000000 484*4882a593Smuzhiyun 0x01000000 0 0x00000000 485*4882a593Smuzhiyun 0x01000000 0 0x00000000 486*4882a593Smuzhiyun 0 0x00800000>; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun}; 490