1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8377E WLAN Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2007-2009 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun * Copyright 2009 MontaVista Software, Inc. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun compatible = "fsl,mpc8377wlan"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun serial1 = &serial1; 21*4882a593Smuzhiyun pci0 = &pci0; 22*4882a593Smuzhiyun pci1 = &pci1; 23*4882a593Smuzhiyun pci2 = &pci2; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun cpus { 27*4882a593Smuzhiyun #address-cells = <1>; 28*4882a593Smuzhiyun #size-cells = <0>; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun PowerPC,8377@0 { 31*4882a593Smuzhiyun device_type = "cpu"; 32*4882a593Smuzhiyun reg = <0x0>; 33*4882a593Smuzhiyun d-cache-line-size = <32>; 34*4882a593Smuzhiyun i-cache-line-size = <32>; 35*4882a593Smuzhiyun d-cache-size = <32768>; 36*4882a593Smuzhiyun i-cache-size = <32768>; 37*4882a593Smuzhiyun timebase-frequency = <0>; 38*4882a593Smuzhiyun bus-frequency = <0>; 39*4882a593Smuzhiyun clock-frequency = <0>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun memory { 44*4882a593Smuzhiyun device_type = "memory"; 45*4882a593Smuzhiyun reg = <0x00000000 0x20000000>; // 512MB at 0 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun localbus@e0005000 { 49*4882a593Smuzhiyun #address-cells = <2>; 50*4882a593Smuzhiyun #size-cells = <1>; 51*4882a593Smuzhiyun compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus"; 52*4882a593Smuzhiyun reg = <0xe0005000 0x1000>; 53*4882a593Smuzhiyun interrupts = <77 0x8>; 54*4882a593Smuzhiyun interrupt-parent = <&ipic>; 55*4882a593Smuzhiyun ranges = <0x0 0x0 0xfc000000 0x04000000>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun flash@0,0 { 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <1>; 60*4882a593Smuzhiyun compatible = "cfi-flash"; 61*4882a593Smuzhiyun reg = <0x0 0x0 0x4000000>; 62*4882a593Smuzhiyun bank-width = <2>; 63*4882a593Smuzhiyun device-width = <1>; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun partition@0 { 66*4882a593Smuzhiyun reg = <0 0x80000>; 67*4882a593Smuzhiyun label = "u-boot"; 68*4882a593Smuzhiyun read-only; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun partition@a0000 { 72*4882a593Smuzhiyun reg = <0xa0000 0x300000>; 73*4882a593Smuzhiyun label = "kernel"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun partition@3a0000 { 77*4882a593Smuzhiyun reg = <0x3a0000 0x3c60000>; 78*4882a593Smuzhiyun label = "rootfs"; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun immr@e0000000 { 84*4882a593Smuzhiyun #address-cells = <1>; 85*4882a593Smuzhiyun #size-cells = <1>; 86*4882a593Smuzhiyun device_type = "soc"; 87*4882a593Smuzhiyun compatible = "simple-bus"; 88*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x00100000>; 89*4882a593Smuzhiyun reg = <0xe0000000 0x00000200>; 90*4882a593Smuzhiyun bus-frequency = <0>; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun wdt@200 { 93*4882a593Smuzhiyun device_type = "watchdog"; 94*4882a593Smuzhiyun compatible = "mpc83xx_wdt"; 95*4882a593Smuzhiyun reg = <0x200 0x100>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun gpio1: gpio-controller@c00 { 99*4882a593Smuzhiyun #gpio-cells = <2>; 100*4882a593Smuzhiyun compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio"; 101*4882a593Smuzhiyun reg = <0xc00 0x100>; 102*4882a593Smuzhiyun interrupts = <74 0x8>; 103*4882a593Smuzhiyun interrupt-parent = <&ipic>; 104*4882a593Smuzhiyun gpio-controller; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun gpio2: gpio-controller@d00 { 108*4882a593Smuzhiyun #gpio-cells = <2>; 109*4882a593Smuzhiyun compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio"; 110*4882a593Smuzhiyun reg = <0xd00 0x100>; 111*4882a593Smuzhiyun interrupts = <75 0x8>; 112*4882a593Smuzhiyun interrupt-parent = <&ipic>; 113*4882a593Smuzhiyun gpio-controller; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun sleep-nexus { 117*4882a593Smuzhiyun #address-cells = <1>; 118*4882a593Smuzhiyun #size-cells = <1>; 119*4882a593Smuzhiyun compatible = "simple-bus"; 120*4882a593Smuzhiyun sleep = <&pmc 0x0c000000>; 121*4882a593Smuzhiyun ranges; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun i2c@3000 { 124*4882a593Smuzhiyun #address-cells = <1>; 125*4882a593Smuzhiyun #size-cells = <0>; 126*4882a593Smuzhiyun cell-index = <0>; 127*4882a593Smuzhiyun compatible = "fsl-i2c"; 128*4882a593Smuzhiyun reg = <0x3000 0x100>; 129*4882a593Smuzhiyun interrupts = <14 0x8>; 130*4882a593Smuzhiyun interrupt-parent = <&ipic>; 131*4882a593Smuzhiyun dfsrr; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun at24@50 { 134*4882a593Smuzhiyun compatible = "atmel,24c256"; 135*4882a593Smuzhiyun reg = <0x50>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun rtc@68 { 139*4882a593Smuzhiyun compatible = "dallas,ds1339"; 140*4882a593Smuzhiyun reg = <0x68>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun sdhci@2e000 { 145*4882a593Smuzhiyun compatible = "fsl,mpc8377-esdhc", "fsl,esdhc"; 146*4882a593Smuzhiyun reg = <0x2e000 0x1000>; 147*4882a593Smuzhiyun interrupts = <42 0x8>; 148*4882a593Smuzhiyun interrupt-parent = <&ipic>; 149*4882a593Smuzhiyun sdhci,wp-inverted; 150*4882a593Smuzhiyun clock-frequency = <133333333>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun i2c@3100 { 155*4882a593Smuzhiyun #address-cells = <1>; 156*4882a593Smuzhiyun #size-cells = <0>; 157*4882a593Smuzhiyun cell-index = <1>; 158*4882a593Smuzhiyun compatible = "fsl-i2c"; 159*4882a593Smuzhiyun reg = <0x3100 0x100>; 160*4882a593Smuzhiyun interrupts = <15 0x8>; 161*4882a593Smuzhiyun interrupt-parent = <&ipic>; 162*4882a593Smuzhiyun dfsrr; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun spi@7000 { 166*4882a593Smuzhiyun cell-index = <0>; 167*4882a593Smuzhiyun compatible = "fsl,spi"; 168*4882a593Smuzhiyun reg = <0x7000 0x1000>; 169*4882a593Smuzhiyun interrupts = <16 0x8>; 170*4882a593Smuzhiyun interrupt-parent = <&ipic>; 171*4882a593Smuzhiyun mode = "cpu"; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun dma@82a8 { 175*4882a593Smuzhiyun #address-cells = <1>; 176*4882a593Smuzhiyun #size-cells = <1>; 177*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma", "fsl,elo-dma"; 178*4882a593Smuzhiyun reg = <0x82a8 4>; 179*4882a593Smuzhiyun ranges = <0 0x8100 0x1a8>; 180*4882a593Smuzhiyun interrupt-parent = <&ipic>; 181*4882a593Smuzhiyun interrupts = <71 8>; 182*4882a593Smuzhiyun cell-index = <0>; 183*4882a593Smuzhiyun dma-channel@0 { 184*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 185*4882a593Smuzhiyun reg = <0 0x80>; 186*4882a593Smuzhiyun cell-index = <0>; 187*4882a593Smuzhiyun interrupt-parent = <&ipic>; 188*4882a593Smuzhiyun interrupts = <71 8>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun dma-channel@80 { 191*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 192*4882a593Smuzhiyun reg = <0x80 0x80>; 193*4882a593Smuzhiyun cell-index = <1>; 194*4882a593Smuzhiyun interrupt-parent = <&ipic>; 195*4882a593Smuzhiyun interrupts = <71 8>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun dma-channel@100 { 198*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 199*4882a593Smuzhiyun reg = <0x100 0x80>; 200*4882a593Smuzhiyun cell-index = <2>; 201*4882a593Smuzhiyun interrupt-parent = <&ipic>; 202*4882a593Smuzhiyun interrupts = <71 8>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun dma-channel@180 { 205*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 206*4882a593Smuzhiyun reg = <0x180 0x28>; 207*4882a593Smuzhiyun cell-index = <3>; 208*4882a593Smuzhiyun interrupt-parent = <&ipic>; 209*4882a593Smuzhiyun interrupts = <71 8>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun usb@23000 { 214*4882a593Smuzhiyun compatible = "fsl-usb2-dr"; 215*4882a593Smuzhiyun reg = <0x23000 0x1000>; 216*4882a593Smuzhiyun #address-cells = <1>; 217*4882a593Smuzhiyun #size-cells = <0>; 218*4882a593Smuzhiyun interrupt-parent = <&ipic>; 219*4882a593Smuzhiyun interrupts = <38 0x8>; 220*4882a593Smuzhiyun phy_type = "ulpi"; 221*4882a593Smuzhiyun sleep = <&pmc 0x00c00000>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun enet0: ethernet@24000 { 225*4882a593Smuzhiyun #address-cells = <1>; 226*4882a593Smuzhiyun #size-cells = <1>; 227*4882a593Smuzhiyun cell-index = <0>; 228*4882a593Smuzhiyun device_type = "network"; 229*4882a593Smuzhiyun model = "eTSEC"; 230*4882a593Smuzhiyun compatible = "gianfar"; 231*4882a593Smuzhiyun reg = <0x24000 0x1000>; 232*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 233*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 234*4882a593Smuzhiyun interrupts = <32 0x8 33 0x8 34 0x8>; 235*4882a593Smuzhiyun phy-connection-type = "mii"; 236*4882a593Smuzhiyun interrupt-parent = <&ipic>; 237*4882a593Smuzhiyun tbi-handle = <&tbi0>; 238*4882a593Smuzhiyun phy-handle = <&phy2>; 239*4882a593Smuzhiyun sleep = <&pmc 0xc0000000>; 240*4882a593Smuzhiyun fsl,magic-packet; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun mdio@520 { 243*4882a593Smuzhiyun #address-cells = <1>; 244*4882a593Smuzhiyun #size-cells = <0>; 245*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 246*4882a593Smuzhiyun reg = <0x520 0x20>; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun phy2: ethernet-phy@2 { 249*4882a593Smuzhiyun interrupt-parent = <&ipic>; 250*4882a593Smuzhiyun interrupts = <17 0x8>; 251*4882a593Smuzhiyun reg = <0x2>; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun phy3: ethernet-phy@3 { 255*4882a593Smuzhiyun interrupt-parent = <&ipic>; 256*4882a593Smuzhiyun interrupts = <18 0x8>; 257*4882a593Smuzhiyun reg = <0x3>; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun tbi0: tbi-phy@11 { 261*4882a593Smuzhiyun reg = <0x11>; 262*4882a593Smuzhiyun device_type = "tbi-phy"; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun enet1: ethernet@25000 { 268*4882a593Smuzhiyun #address-cells = <1>; 269*4882a593Smuzhiyun #size-cells = <1>; 270*4882a593Smuzhiyun cell-index = <1>; 271*4882a593Smuzhiyun device_type = "network"; 272*4882a593Smuzhiyun model = "eTSEC"; 273*4882a593Smuzhiyun compatible = "gianfar"; 274*4882a593Smuzhiyun reg = <0x25000 0x1000>; 275*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 276*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 277*4882a593Smuzhiyun interrupts = <35 0x8 36 0x8 37 0x8>; 278*4882a593Smuzhiyun phy-connection-type = "mii"; 279*4882a593Smuzhiyun interrupt-parent = <&ipic>; 280*4882a593Smuzhiyun phy-handle = <&phy3>; 281*4882a593Smuzhiyun tbi-handle = <&tbi1>; 282*4882a593Smuzhiyun sleep = <&pmc 0x30000000>; 283*4882a593Smuzhiyun fsl,magic-packet; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun mdio@520 { 286*4882a593Smuzhiyun #address-cells = <1>; 287*4882a593Smuzhiyun #size-cells = <0>; 288*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 289*4882a593Smuzhiyun reg = <0x520 0x20>; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun tbi1: tbi-phy@11 { 292*4882a593Smuzhiyun reg = <0x11>; 293*4882a593Smuzhiyun device_type = "tbi-phy"; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun serial0: serial@4500 { 299*4882a593Smuzhiyun cell-index = <0>; 300*4882a593Smuzhiyun device_type = "serial"; 301*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 302*4882a593Smuzhiyun reg = <0x4500 0x100>; 303*4882a593Smuzhiyun clock-frequency = <0>; 304*4882a593Smuzhiyun interrupts = <9 0x8>; 305*4882a593Smuzhiyun interrupt-parent = <&ipic>; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun serial1: serial@4600 { 309*4882a593Smuzhiyun cell-index = <1>; 310*4882a593Smuzhiyun device_type = "serial"; 311*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 312*4882a593Smuzhiyun reg = <0x4600 0x100>; 313*4882a593Smuzhiyun clock-frequency = <0>; 314*4882a593Smuzhiyun interrupts = <10 0x8>; 315*4882a593Smuzhiyun interrupt-parent = <&ipic>; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun crypto@30000 { 319*4882a593Smuzhiyun compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", 320*4882a593Smuzhiyun "fsl,sec2.1", "fsl,sec2.0"; 321*4882a593Smuzhiyun reg = <0x30000 0x10000>; 322*4882a593Smuzhiyun interrupts = <11 0x8>; 323*4882a593Smuzhiyun interrupt-parent = <&ipic>; 324*4882a593Smuzhiyun fsl,num-channels = <4>; 325*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 326*4882a593Smuzhiyun fsl,exec-units-mask = <0x9fe>; 327*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x3ab0ebf>; 328*4882a593Smuzhiyun sleep = <&pmc 0x03000000>; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun sata@18000 { 332*4882a593Smuzhiyun compatible = "fsl,mpc8377-sata", "fsl,pq-sata"; 333*4882a593Smuzhiyun reg = <0x18000 0x1000>; 334*4882a593Smuzhiyun interrupts = <44 0x8>; 335*4882a593Smuzhiyun interrupt-parent = <&ipic>; 336*4882a593Smuzhiyun sleep = <&pmc 0x000000c0>; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun sata@19000 { 340*4882a593Smuzhiyun compatible = "fsl,mpc8377-sata", "fsl,pq-sata"; 341*4882a593Smuzhiyun reg = <0x19000 0x1000>; 342*4882a593Smuzhiyun interrupts = <45 0x8>; 343*4882a593Smuzhiyun interrupt-parent = <&ipic>; 344*4882a593Smuzhiyun sleep = <&pmc 0x00000030>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* IPIC 348*4882a593Smuzhiyun * interrupts cell = <intr #, sense> 349*4882a593Smuzhiyun * sense values match linux IORESOURCE_IRQ_* defines: 350*4882a593Smuzhiyun * sense == 8: Level, low assertion 351*4882a593Smuzhiyun * sense == 2: Edge, high-to-low change 352*4882a593Smuzhiyun */ 353*4882a593Smuzhiyun ipic: interrupt-controller@700 { 354*4882a593Smuzhiyun compatible = "fsl,ipic"; 355*4882a593Smuzhiyun interrupt-controller; 356*4882a593Smuzhiyun #address-cells = <0>; 357*4882a593Smuzhiyun #interrupt-cells = <2>; 358*4882a593Smuzhiyun reg = <0x700 0x100>; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun pmc: power@b00 { 362*4882a593Smuzhiyun compatible = "fsl,mpc8377-pmc", "fsl,mpc8349-pmc"; 363*4882a593Smuzhiyun reg = <0xb00 0x100 0xa00 0x100>; 364*4882a593Smuzhiyun interrupts = <80 0x8>; 365*4882a593Smuzhiyun interrupt-parent = <&ipic>; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun pci0: pci@e0008500 { 370*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 371*4882a593Smuzhiyun interrupt-map = < 372*4882a593Smuzhiyun /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */ 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* IDSEL AD14 IRQ6 inta */ 375*4882a593Smuzhiyun 0x7000 0x0 0x0 0x1 &ipic 22 0x8 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* IDSEL AD15 IRQ5 inta */ 378*4882a593Smuzhiyun 0x7800 0x0 0x0 0x1 &ipic 21 0x8>; 379*4882a593Smuzhiyun interrupt-parent = <&ipic>; 380*4882a593Smuzhiyun interrupts = <66 0x8>; 381*4882a593Smuzhiyun bus-range = <0 0>; 382*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 383*4882a593Smuzhiyun 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 384*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>; 385*4882a593Smuzhiyun sleep = <&pmc 0x00010000>; 386*4882a593Smuzhiyun clock-frequency = <66666666>; 387*4882a593Smuzhiyun #interrupt-cells = <1>; 388*4882a593Smuzhiyun #size-cells = <2>; 389*4882a593Smuzhiyun #address-cells = <3>; 390*4882a593Smuzhiyun reg = <0xe0008500 0x100 /* internal registers */ 391*4882a593Smuzhiyun 0xe0008300 0x8>; /* config space access registers */ 392*4882a593Smuzhiyun compatible = "fsl,mpc8349-pci"; 393*4882a593Smuzhiyun device_type = "pci"; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun pci1: pcie@e0009000 { 397*4882a593Smuzhiyun #address-cells = <3>; 398*4882a593Smuzhiyun #size-cells = <2>; 399*4882a593Smuzhiyun #interrupt-cells = <1>; 400*4882a593Smuzhiyun device_type = "pci"; 401*4882a593Smuzhiyun compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie"; 402*4882a593Smuzhiyun reg = <0xe0009000 0x00001000>; 403*4882a593Smuzhiyun ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000 404*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>; 405*4882a593Smuzhiyun bus-range = <0 255>; 406*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 407*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &ipic 1 8 408*4882a593Smuzhiyun 0 0 0 2 &ipic 1 8 409*4882a593Smuzhiyun 0 0 0 3 &ipic 1 8 410*4882a593Smuzhiyun 0 0 0 4 &ipic 1 8>; 411*4882a593Smuzhiyun sleep = <&pmc 0x00300000>; 412*4882a593Smuzhiyun clock-frequency = <0>; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun pcie@0 { 415*4882a593Smuzhiyun #address-cells = <3>; 416*4882a593Smuzhiyun #size-cells = <2>; 417*4882a593Smuzhiyun device_type = "pci"; 418*4882a593Smuzhiyun reg = <0 0 0 0 0>; 419*4882a593Smuzhiyun ranges = <0x02000000 0 0xa8000000 420*4882a593Smuzhiyun 0x02000000 0 0xa8000000 421*4882a593Smuzhiyun 0 0x10000000 422*4882a593Smuzhiyun 0x01000000 0 0x00000000 423*4882a593Smuzhiyun 0x01000000 0 0x00000000 424*4882a593Smuzhiyun 0 0x00800000>; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun pci2: pcie@e000a000 { 429*4882a593Smuzhiyun #address-cells = <3>; 430*4882a593Smuzhiyun #size-cells = <2>; 431*4882a593Smuzhiyun #interrupt-cells = <1>; 432*4882a593Smuzhiyun device_type = "pci"; 433*4882a593Smuzhiyun compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie"; 434*4882a593Smuzhiyun reg = <0xe000a000 0x00001000>; 435*4882a593Smuzhiyun ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000 436*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>; 437*4882a593Smuzhiyun bus-range = <0 255>; 438*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 439*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &ipic 2 8 440*4882a593Smuzhiyun 0 0 0 2 &ipic 2 8 441*4882a593Smuzhiyun 0 0 0 3 &ipic 2 8 442*4882a593Smuzhiyun 0 0 0 4 &ipic 2 8>; 443*4882a593Smuzhiyun sleep = <&pmc 0x000c0000>; 444*4882a593Smuzhiyun clock-frequency = <0>; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun pcie@0 { 447*4882a593Smuzhiyun #address-cells = <3>; 448*4882a593Smuzhiyun #size-cells = <2>; 449*4882a593Smuzhiyun device_type = "pci"; 450*4882a593Smuzhiyun reg = <0 0 0 0 0>; 451*4882a593Smuzhiyun ranges = <0x02000000 0 0xc8000000 452*4882a593Smuzhiyun 0x02000000 0 0xc8000000 453*4882a593Smuzhiyun 0 0x10000000 454*4882a593Smuzhiyun 0x01000000 0 0x00000000 455*4882a593Smuzhiyun 0x01000000 0 0x00000000 456*4882a593Smuzhiyun 0 0x00800000>; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun }; 459*4882a593Smuzhiyun}; 460