1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8377E RDB Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2007, 2008 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun compatible = "fsl,mpc8377rdb"; 12*4882a593Smuzhiyun #address-cells = <1>; 13*4882a593Smuzhiyun #size-cells = <1>; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun aliases { 16*4882a593Smuzhiyun ethernet0 = &enet0; 17*4882a593Smuzhiyun ethernet1 = &enet1; 18*4882a593Smuzhiyun serial0 = &serial0; 19*4882a593Smuzhiyun serial1 = &serial1; 20*4882a593Smuzhiyun pci0 = &pci0; 21*4882a593Smuzhiyun pci1 = &pci1; 22*4882a593Smuzhiyun pci2 = &pci2; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpus { 26*4882a593Smuzhiyun #address-cells = <1>; 27*4882a593Smuzhiyun #size-cells = <0>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun PowerPC,8377@0 { 30*4882a593Smuzhiyun device_type = "cpu"; 31*4882a593Smuzhiyun reg = <0x0>; 32*4882a593Smuzhiyun d-cache-line-size = <32>; 33*4882a593Smuzhiyun i-cache-line-size = <32>; 34*4882a593Smuzhiyun d-cache-size = <32768>; 35*4882a593Smuzhiyun i-cache-size = <32768>; 36*4882a593Smuzhiyun timebase-frequency = <0>; 37*4882a593Smuzhiyun bus-frequency = <0>; 38*4882a593Smuzhiyun clock-frequency = <0>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun memory { 43*4882a593Smuzhiyun device_type = "memory"; 44*4882a593Smuzhiyun reg = <0x00000000 0x10000000>; // 256MB at 0 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun localbus@e0005000 { 48*4882a593Smuzhiyun #address-cells = <2>; 49*4882a593Smuzhiyun #size-cells = <1>; 50*4882a593Smuzhiyun compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus"; 51*4882a593Smuzhiyun reg = <0xe0005000 0x1000>; 52*4882a593Smuzhiyun interrupts = <77 0x8>; 53*4882a593Smuzhiyun interrupt-parent = <&ipic>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun // CS0 and CS1 are swapped when 56*4882a593Smuzhiyun // booting from nand, but the 57*4882a593Smuzhiyun // addresses are the same. 58*4882a593Smuzhiyun ranges = <0x0 0x0 0xfe000000 0x00800000 59*4882a593Smuzhiyun 0x1 0x0 0xe0600000 0x00008000 60*4882a593Smuzhiyun 0x2 0x0 0xf0000000 0x00020000 61*4882a593Smuzhiyun 0x3 0x0 0xfa000000 0x00008000>; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun flash@0,0 { 64*4882a593Smuzhiyun #address-cells = <1>; 65*4882a593Smuzhiyun #size-cells = <1>; 66*4882a593Smuzhiyun compatible = "cfi-flash"; 67*4882a593Smuzhiyun reg = <0x0 0x0 0x800000>; 68*4882a593Smuzhiyun bank-width = <2>; 69*4882a593Smuzhiyun device-width = <1>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun nand@1,0 { 73*4882a593Smuzhiyun #address-cells = <1>; 74*4882a593Smuzhiyun #size-cells = <1>; 75*4882a593Smuzhiyun compatible = "fsl,mpc8377-fcm-nand", 76*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 77*4882a593Smuzhiyun reg = <0x1 0x0 0x8000>; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun u-boot@0 { 80*4882a593Smuzhiyun reg = <0x0 0x100000>; 81*4882a593Smuzhiyun read-only; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun kernel@100000 { 85*4882a593Smuzhiyun reg = <0x100000 0x300000>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun fs@400000 { 88*4882a593Smuzhiyun reg = <0x400000 0x1c00000>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun immr@e0000000 { 94*4882a593Smuzhiyun #address-cells = <1>; 95*4882a593Smuzhiyun #size-cells = <1>; 96*4882a593Smuzhiyun device_type = "soc"; 97*4882a593Smuzhiyun compatible = "simple-bus"; 98*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x00100000>; 99*4882a593Smuzhiyun reg = <0xe0000000 0x00000200>; 100*4882a593Smuzhiyun bus-frequency = <0>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun wdt@200 { 103*4882a593Smuzhiyun device_type = "watchdog"; 104*4882a593Smuzhiyun compatible = "mpc83xx_wdt"; 105*4882a593Smuzhiyun reg = <0x200 0x100>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun gpio1: gpio-controller@c00 { 109*4882a593Smuzhiyun #gpio-cells = <2>; 110*4882a593Smuzhiyun compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio"; 111*4882a593Smuzhiyun reg = <0xc00 0x100>; 112*4882a593Smuzhiyun interrupts = <74 0x8>; 113*4882a593Smuzhiyun interrupt-parent = <&ipic>; 114*4882a593Smuzhiyun gpio-controller; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun gpio2: gpio-controller@d00 { 118*4882a593Smuzhiyun #gpio-cells = <2>; 119*4882a593Smuzhiyun compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio"; 120*4882a593Smuzhiyun reg = <0xd00 0x100>; 121*4882a593Smuzhiyun interrupts = <75 0x8>; 122*4882a593Smuzhiyun interrupt-parent = <&ipic>; 123*4882a593Smuzhiyun gpio-controller; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun sleep-nexus { 127*4882a593Smuzhiyun #address-cells = <1>; 128*4882a593Smuzhiyun #size-cells = <1>; 129*4882a593Smuzhiyun compatible = "simple-bus"; 130*4882a593Smuzhiyun sleep = <&pmc 0x0c000000>; 131*4882a593Smuzhiyun ranges; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun i2c@3000 { 134*4882a593Smuzhiyun #address-cells = <1>; 135*4882a593Smuzhiyun #size-cells = <0>; 136*4882a593Smuzhiyun cell-index = <0>; 137*4882a593Smuzhiyun compatible = "fsl-i2c"; 138*4882a593Smuzhiyun reg = <0x3000 0x100>; 139*4882a593Smuzhiyun interrupts = <14 0x8>; 140*4882a593Smuzhiyun interrupt-parent = <&ipic>; 141*4882a593Smuzhiyun dfsrr; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun dtt@48 { 144*4882a593Smuzhiyun compatible = "national,lm75"; 145*4882a593Smuzhiyun reg = <0x48>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun at24@50 { 149*4882a593Smuzhiyun compatible = "atmel,24c256"; 150*4882a593Smuzhiyun reg = <0x50>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun rtc@68 { 154*4882a593Smuzhiyun compatible = "dallas,ds1339"; 155*4882a593Smuzhiyun reg = <0x68>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun mcu_pio: mcu@a { 159*4882a593Smuzhiyun #gpio-cells = <2>; 160*4882a593Smuzhiyun compatible = "fsl,mc9s08qg8-mpc8377erdb", 161*4882a593Smuzhiyun "fsl,mcu-mpc8349emitx"; 162*4882a593Smuzhiyun reg = <0x0a>; 163*4882a593Smuzhiyun gpio-controller; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun sdhci@2e000 { 168*4882a593Smuzhiyun compatible = "fsl,mpc8377-esdhc", "fsl,esdhc"; 169*4882a593Smuzhiyun reg = <0x2e000 0x1000>; 170*4882a593Smuzhiyun interrupts = <42 0x8>; 171*4882a593Smuzhiyun interrupt-parent = <&ipic>; 172*4882a593Smuzhiyun sdhci,wp-inverted; 173*4882a593Smuzhiyun /* Filled in by U-Boot */ 174*4882a593Smuzhiyun clock-frequency = <111111111>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun i2c@3100 { 179*4882a593Smuzhiyun #address-cells = <1>; 180*4882a593Smuzhiyun #size-cells = <0>; 181*4882a593Smuzhiyun cell-index = <1>; 182*4882a593Smuzhiyun compatible = "fsl-i2c"; 183*4882a593Smuzhiyun reg = <0x3100 0x100>; 184*4882a593Smuzhiyun interrupts = <15 0x8>; 185*4882a593Smuzhiyun interrupt-parent = <&ipic>; 186*4882a593Smuzhiyun dfsrr; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun spi@7000 { 190*4882a593Smuzhiyun cell-index = <0>; 191*4882a593Smuzhiyun compatible = "fsl,spi"; 192*4882a593Smuzhiyun reg = <0x7000 0x1000>; 193*4882a593Smuzhiyun interrupts = <16 0x8>; 194*4882a593Smuzhiyun interrupt-parent = <&ipic>; 195*4882a593Smuzhiyun mode = "cpu"; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun dma@82a8 { 199*4882a593Smuzhiyun #address-cells = <1>; 200*4882a593Smuzhiyun #size-cells = <1>; 201*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma", "fsl,elo-dma"; 202*4882a593Smuzhiyun reg = <0x82a8 4>; 203*4882a593Smuzhiyun ranges = <0 0x8100 0x1a8>; 204*4882a593Smuzhiyun interrupt-parent = <&ipic>; 205*4882a593Smuzhiyun interrupts = <71 8>; 206*4882a593Smuzhiyun cell-index = <0>; 207*4882a593Smuzhiyun dma-channel@0 { 208*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 209*4882a593Smuzhiyun reg = <0 0x80>; 210*4882a593Smuzhiyun cell-index = <0>; 211*4882a593Smuzhiyun interrupt-parent = <&ipic>; 212*4882a593Smuzhiyun interrupts = <71 8>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun dma-channel@80 { 215*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 216*4882a593Smuzhiyun reg = <0x80 0x80>; 217*4882a593Smuzhiyun cell-index = <1>; 218*4882a593Smuzhiyun interrupt-parent = <&ipic>; 219*4882a593Smuzhiyun interrupts = <71 8>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun dma-channel@100 { 222*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 223*4882a593Smuzhiyun reg = <0x100 0x80>; 224*4882a593Smuzhiyun cell-index = <2>; 225*4882a593Smuzhiyun interrupt-parent = <&ipic>; 226*4882a593Smuzhiyun interrupts = <71 8>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun dma-channel@180 { 229*4882a593Smuzhiyun compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel"; 230*4882a593Smuzhiyun reg = <0x180 0x28>; 231*4882a593Smuzhiyun cell-index = <3>; 232*4882a593Smuzhiyun interrupt-parent = <&ipic>; 233*4882a593Smuzhiyun interrupts = <71 8>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun usb@23000 { 238*4882a593Smuzhiyun compatible = "fsl-usb2-dr"; 239*4882a593Smuzhiyun reg = <0x23000 0x1000>; 240*4882a593Smuzhiyun #address-cells = <1>; 241*4882a593Smuzhiyun #size-cells = <0>; 242*4882a593Smuzhiyun interrupt-parent = <&ipic>; 243*4882a593Smuzhiyun interrupts = <38 0x8>; 244*4882a593Smuzhiyun phy_type = "ulpi"; 245*4882a593Smuzhiyun sleep = <&pmc 0x00c00000>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun enet0: ethernet@24000 { 249*4882a593Smuzhiyun #address-cells = <1>; 250*4882a593Smuzhiyun #size-cells = <1>; 251*4882a593Smuzhiyun cell-index = <0>; 252*4882a593Smuzhiyun device_type = "network"; 253*4882a593Smuzhiyun model = "eTSEC"; 254*4882a593Smuzhiyun compatible = "gianfar"; 255*4882a593Smuzhiyun reg = <0x24000 0x1000>; 256*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 257*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 258*4882a593Smuzhiyun interrupts = <32 0x8 33 0x8 34 0x8>; 259*4882a593Smuzhiyun phy-connection-type = "mii"; 260*4882a593Smuzhiyun interrupt-parent = <&ipic>; 261*4882a593Smuzhiyun tbi-handle = <&tbi0>; 262*4882a593Smuzhiyun phy-handle = <&phy2>; 263*4882a593Smuzhiyun sleep = <&pmc 0xc0000000>; 264*4882a593Smuzhiyun fsl,magic-packet; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun mdio@520 { 267*4882a593Smuzhiyun #address-cells = <1>; 268*4882a593Smuzhiyun #size-cells = <0>; 269*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 270*4882a593Smuzhiyun reg = <0x520 0x20>; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun phy2: ethernet-phy@2 { 273*4882a593Smuzhiyun interrupt-parent = <&ipic>; 274*4882a593Smuzhiyun interrupts = <17 0x8>; 275*4882a593Smuzhiyun reg = <0x2>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun tbi0: tbi-phy@11 { 279*4882a593Smuzhiyun reg = <0x11>; 280*4882a593Smuzhiyun device_type = "tbi-phy"; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun enet1: ethernet@25000 { 286*4882a593Smuzhiyun #address-cells = <1>; 287*4882a593Smuzhiyun #size-cells = <1>; 288*4882a593Smuzhiyun cell-index = <1>; 289*4882a593Smuzhiyun device_type = "network"; 290*4882a593Smuzhiyun model = "eTSEC"; 291*4882a593Smuzhiyun compatible = "gianfar"; 292*4882a593Smuzhiyun reg = <0x25000 0x1000>; 293*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 294*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 295*4882a593Smuzhiyun interrupts = <35 0x8 36 0x8 37 0x8>; 296*4882a593Smuzhiyun phy-connection-type = "mii"; 297*4882a593Smuzhiyun interrupt-parent = <&ipic>; 298*4882a593Smuzhiyun fixed-link = <1 1 1000 0 0>; 299*4882a593Smuzhiyun tbi-handle = <&tbi1>; 300*4882a593Smuzhiyun sleep = <&pmc 0x30000000>; 301*4882a593Smuzhiyun fsl,magic-packet; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun mdio@520 { 304*4882a593Smuzhiyun #address-cells = <1>; 305*4882a593Smuzhiyun #size-cells = <0>; 306*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 307*4882a593Smuzhiyun reg = <0x520 0x20>; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun tbi1: tbi-phy@11 { 310*4882a593Smuzhiyun reg = <0x11>; 311*4882a593Smuzhiyun device_type = "tbi-phy"; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun serial0: serial@4500 { 317*4882a593Smuzhiyun cell-index = <0>; 318*4882a593Smuzhiyun device_type = "serial"; 319*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 320*4882a593Smuzhiyun reg = <0x4500 0x100>; 321*4882a593Smuzhiyun clock-frequency = <0>; 322*4882a593Smuzhiyun interrupts = <9 0x8>; 323*4882a593Smuzhiyun interrupt-parent = <&ipic>; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun serial1: serial@4600 { 327*4882a593Smuzhiyun cell-index = <1>; 328*4882a593Smuzhiyun device_type = "serial"; 329*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 330*4882a593Smuzhiyun reg = <0x4600 0x100>; 331*4882a593Smuzhiyun clock-frequency = <0>; 332*4882a593Smuzhiyun interrupts = <10 0x8>; 333*4882a593Smuzhiyun interrupt-parent = <&ipic>; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun crypto@30000 { 337*4882a593Smuzhiyun compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2", 338*4882a593Smuzhiyun "fsl,sec2.1", "fsl,sec2.0"; 339*4882a593Smuzhiyun reg = <0x30000 0x10000>; 340*4882a593Smuzhiyun interrupts = <11 0x8>; 341*4882a593Smuzhiyun interrupt-parent = <&ipic>; 342*4882a593Smuzhiyun fsl,num-channels = <4>; 343*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 344*4882a593Smuzhiyun fsl,exec-units-mask = <0x9fe>; 345*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x3ab0ebf>; 346*4882a593Smuzhiyun sleep = <&pmc 0x03000000>; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun sata@18000 { 350*4882a593Smuzhiyun compatible = "fsl,mpc8377-sata", "fsl,pq-sata"; 351*4882a593Smuzhiyun reg = <0x18000 0x1000>; 352*4882a593Smuzhiyun interrupts = <44 0x8>; 353*4882a593Smuzhiyun interrupt-parent = <&ipic>; 354*4882a593Smuzhiyun sleep = <&pmc 0x000000c0>; 355*4882a593Smuzhiyun }; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun sata@19000 { 358*4882a593Smuzhiyun compatible = "fsl,mpc8377-sata", "fsl,pq-sata"; 359*4882a593Smuzhiyun reg = <0x19000 0x1000>; 360*4882a593Smuzhiyun interrupts = <45 0x8>; 361*4882a593Smuzhiyun interrupt-parent = <&ipic>; 362*4882a593Smuzhiyun sleep = <&pmc 0x00000030>; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* IPIC 366*4882a593Smuzhiyun * interrupts cell = <intr #, sense> 367*4882a593Smuzhiyun * sense values match linux IORESOURCE_IRQ_* defines: 368*4882a593Smuzhiyun * sense == 8: Level, low assertion 369*4882a593Smuzhiyun * sense == 2: Edge, high-to-low change 370*4882a593Smuzhiyun */ 371*4882a593Smuzhiyun ipic: interrupt-controller@700 { 372*4882a593Smuzhiyun compatible = "fsl,ipic"; 373*4882a593Smuzhiyun interrupt-controller; 374*4882a593Smuzhiyun #address-cells = <0>; 375*4882a593Smuzhiyun #interrupt-cells = <2>; 376*4882a593Smuzhiyun reg = <0x700 0x100>; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun pmc: power@b00 { 380*4882a593Smuzhiyun compatible = "fsl,mpc8377-pmc", "fsl,mpc8349-pmc"; 381*4882a593Smuzhiyun reg = <0xb00 0x100 0xa00 0x100>; 382*4882a593Smuzhiyun interrupts = <80 0x8>; 383*4882a593Smuzhiyun interrupt-parent = <&ipic>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun pci0: pci@e0008500 { 388*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 389*4882a593Smuzhiyun interrupt-map = < 390*4882a593Smuzhiyun /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */ 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun /* IDSEL AD14 IRQ6 inta */ 393*4882a593Smuzhiyun 0x7000 0x0 0x0 0x1 &ipic 22 0x8 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */ 396*4882a593Smuzhiyun 0x7800 0x0 0x0 0x1 &ipic 21 0x8 397*4882a593Smuzhiyun 0x7800 0x0 0x0 0x2 &ipic 22 0x8 398*4882a593Smuzhiyun 0x7800 0x0 0x0 0x4 &ipic 23 0x8 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/ 401*4882a593Smuzhiyun 0xE000 0x0 0x0 0x1 &ipic 23 0x8 402*4882a593Smuzhiyun 0xE000 0x0 0x0 0x2 &ipic 21 0x8 403*4882a593Smuzhiyun 0xE000 0x0 0x0 0x3 &ipic 22 0x8>; 404*4882a593Smuzhiyun interrupt-parent = <&ipic>; 405*4882a593Smuzhiyun interrupts = <66 0x8>; 406*4882a593Smuzhiyun bus-range = <0 0>; 407*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 408*4882a593Smuzhiyun 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 409*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>; 410*4882a593Smuzhiyun sleep = <&pmc 0x00010000>; 411*4882a593Smuzhiyun clock-frequency = <66666666>; 412*4882a593Smuzhiyun #interrupt-cells = <1>; 413*4882a593Smuzhiyun #size-cells = <2>; 414*4882a593Smuzhiyun #address-cells = <3>; 415*4882a593Smuzhiyun reg = <0xe0008500 0x100 /* internal registers */ 416*4882a593Smuzhiyun 0xe0008300 0x8>; /* config space access registers */ 417*4882a593Smuzhiyun compatible = "fsl,mpc8349-pci"; 418*4882a593Smuzhiyun device_type = "pci"; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun pci1: pcie@e0009000 { 422*4882a593Smuzhiyun #address-cells = <3>; 423*4882a593Smuzhiyun #size-cells = <2>; 424*4882a593Smuzhiyun #interrupt-cells = <1>; 425*4882a593Smuzhiyun device_type = "pci"; 426*4882a593Smuzhiyun compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie"; 427*4882a593Smuzhiyun reg = <0xe0009000 0x00001000>; 428*4882a593Smuzhiyun ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000 429*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>; 430*4882a593Smuzhiyun bus-range = <0 255>; 431*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 432*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &ipic 1 8 433*4882a593Smuzhiyun 0 0 0 2 &ipic 1 8 434*4882a593Smuzhiyun 0 0 0 3 &ipic 1 8 435*4882a593Smuzhiyun 0 0 0 4 &ipic 1 8>; 436*4882a593Smuzhiyun sleep = <&pmc 0x00300000>; 437*4882a593Smuzhiyun clock-frequency = <0>; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun pcie@0 { 440*4882a593Smuzhiyun #address-cells = <3>; 441*4882a593Smuzhiyun #size-cells = <2>; 442*4882a593Smuzhiyun device_type = "pci"; 443*4882a593Smuzhiyun reg = <0 0 0 0 0>; 444*4882a593Smuzhiyun ranges = <0x02000000 0 0xa8000000 445*4882a593Smuzhiyun 0x02000000 0 0xa8000000 446*4882a593Smuzhiyun 0 0x10000000 447*4882a593Smuzhiyun 0x01000000 0 0x00000000 448*4882a593Smuzhiyun 0x01000000 0 0x00000000 449*4882a593Smuzhiyun 0 0x00800000>; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun pci2: pcie@e000a000 { 454*4882a593Smuzhiyun #address-cells = <3>; 455*4882a593Smuzhiyun #size-cells = <2>; 456*4882a593Smuzhiyun #interrupt-cells = <1>; 457*4882a593Smuzhiyun device_type = "pci"; 458*4882a593Smuzhiyun compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie"; 459*4882a593Smuzhiyun reg = <0xe000a000 0x00001000>; 460*4882a593Smuzhiyun ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000 461*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>; 462*4882a593Smuzhiyun bus-range = <0 255>; 463*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 464*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &ipic 2 8 465*4882a593Smuzhiyun 0 0 0 2 &ipic 2 8 466*4882a593Smuzhiyun 0 0 0 3 &ipic 2 8 467*4882a593Smuzhiyun 0 0 0 4 &ipic 2 8>; 468*4882a593Smuzhiyun sleep = <&pmc 0x000c0000>; 469*4882a593Smuzhiyun clock-frequency = <0>; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun pcie@0 { 472*4882a593Smuzhiyun #address-cells = <3>; 473*4882a593Smuzhiyun #size-cells = <2>; 474*4882a593Smuzhiyun device_type = "pci"; 475*4882a593Smuzhiyun reg = <0 0 0 0 0>; 476*4882a593Smuzhiyun ranges = <0x02000000 0 0xc8000000 477*4882a593Smuzhiyun 0x02000000 0 0xc8000000 478*4882a593Smuzhiyun 0 0x10000000 479*4882a593Smuzhiyun 0x01000000 0 0x00000000 480*4882a593Smuzhiyun 0x01000000 0 0x00000000 481*4882a593Smuzhiyun 0 0x00800000>; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun }; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun leds { 486*4882a593Smuzhiyun compatible = "gpio-leds"; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun pwr { 489*4882a593Smuzhiyun gpios = <&mcu_pio 0 0>; 490*4882a593Smuzhiyun default-state = "on"; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun hdd { 494*4882a593Smuzhiyun gpios = <&mcu_pio 1 0>; 495*4882a593Smuzhiyun linux,default-trigger = "disk-activity"; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun}; 499