xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/mpc836x_mds.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * MPC8360E EMDS Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2006 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/*
10*4882a593Smuzhiyun/memreserve/	00000000 1000000;
11*4882a593Smuzhiyun*/
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/dts-v1/;
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	model = "MPC8360MDS";
17*4882a593Smuzhiyun	compatible = "MPC8360EMDS", "MPC836xMDS", "MPC83xxMDS";
18*4882a593Smuzhiyun	#address-cells = <1>;
19*4882a593Smuzhiyun	#size-cells = <1>;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	aliases {
22*4882a593Smuzhiyun		ethernet0 = &enet0;
23*4882a593Smuzhiyun		ethernet1 = &enet1;
24*4882a593Smuzhiyun		serial0 = &serial0;
25*4882a593Smuzhiyun		serial1 = &serial1;
26*4882a593Smuzhiyun		pci0 = &pci0;
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	cpus {
30*4882a593Smuzhiyun		#address-cells = <1>;
31*4882a593Smuzhiyun		#size-cells = <0>;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		PowerPC,8360@0 {
34*4882a593Smuzhiyun			device_type = "cpu";
35*4882a593Smuzhiyun			reg = <0x0>;
36*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
37*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
38*4882a593Smuzhiyun			d-cache-size = <32768>;		// L1, 32K
39*4882a593Smuzhiyun			i-cache-size = <32768>;		// L1, 32K
40*4882a593Smuzhiyun			timebase-frequency = <66000000>;
41*4882a593Smuzhiyun			bus-frequency = <264000000>;
42*4882a593Smuzhiyun			clock-frequency = <528000000>;
43*4882a593Smuzhiyun		};
44*4882a593Smuzhiyun	};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun	memory {
47*4882a593Smuzhiyun		device_type = "memory";
48*4882a593Smuzhiyun		reg = <0x00000000 0x10000000>;
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	localbus@e0005000 {
52*4882a593Smuzhiyun		#address-cells = <2>;
53*4882a593Smuzhiyun		#size-cells = <1>;
54*4882a593Smuzhiyun		compatible = "fsl,mpc8360-localbus", "fsl,pq2pro-localbus",
55*4882a593Smuzhiyun			     "simple-bus";
56*4882a593Smuzhiyun		reg = <0xe0005000 0xd8>;
57*4882a593Smuzhiyun		ranges = <0 0 0xfe000000 0x02000000
58*4882a593Smuzhiyun		          1 0 0xf8000000 0x00008000>;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		flash@0,0 {
61*4882a593Smuzhiyun			compatible = "cfi-flash";
62*4882a593Smuzhiyun			reg = <0 0 0x2000000>;
63*4882a593Smuzhiyun			bank-width = <2>;
64*4882a593Smuzhiyun			device-width = <1>;
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		bcsr@1,0 {
68*4882a593Smuzhiyun			#address-cells = <1>;
69*4882a593Smuzhiyun			#size-cells = <1>;
70*4882a593Smuzhiyun 			compatible = "fsl,mpc8360mds-bcsr";
71*4882a593Smuzhiyun			reg = <1 0 0x8000>;
72*4882a593Smuzhiyun			ranges = <0 1 0 0x8000>;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun			bcsr13: gpio-controller@d {
75*4882a593Smuzhiyun				#gpio-cells = <2>;
76*4882a593Smuzhiyun				compatible = "fsl,mpc8360mds-bcsr-gpio";
77*4882a593Smuzhiyun				reg = <0xd 1>;
78*4882a593Smuzhiyun				gpio-controller;
79*4882a593Smuzhiyun			};
80*4882a593Smuzhiyun		};
81*4882a593Smuzhiyun	};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun	soc8360@e0000000 {
84*4882a593Smuzhiyun		#address-cells = <1>;
85*4882a593Smuzhiyun		#size-cells = <1>;
86*4882a593Smuzhiyun		device_type = "soc";
87*4882a593Smuzhiyun		compatible = "simple-bus";
88*4882a593Smuzhiyun		ranges = <0x0 0xe0000000 0x00100000>;
89*4882a593Smuzhiyun		reg = <0xe0000000 0x00000200>;
90*4882a593Smuzhiyun		bus-frequency = <264000000>;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		wdt@200 {
93*4882a593Smuzhiyun			device_type = "watchdog";
94*4882a593Smuzhiyun			compatible = "mpc83xx_wdt";
95*4882a593Smuzhiyun			reg = <0x200 0x100>;
96*4882a593Smuzhiyun		};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun		pmc: power@b00 {
99*4882a593Smuzhiyun			compatible = "fsl,mpc8360-pmc", "fsl,mpc8349-pmc";
100*4882a593Smuzhiyun			reg = <0xb00 0x100 0xa00 0x100>;
101*4882a593Smuzhiyun			interrupts = <80 0x8>;
102*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		i2c@3000 {
106*4882a593Smuzhiyun			#address-cells = <1>;
107*4882a593Smuzhiyun			#size-cells = <0>;
108*4882a593Smuzhiyun			cell-index = <0>;
109*4882a593Smuzhiyun			compatible = "fsl-i2c";
110*4882a593Smuzhiyun			reg = <0x3000 0x100>;
111*4882a593Smuzhiyun			interrupts = <14 0x8>;
112*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
113*4882a593Smuzhiyun			dfsrr;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun			rtc@68 {
116*4882a593Smuzhiyun				compatible = "dallas,ds1374";
117*4882a593Smuzhiyun				reg = <0x68>;
118*4882a593Smuzhiyun			};
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun		i2c@3100 {
122*4882a593Smuzhiyun			#address-cells = <1>;
123*4882a593Smuzhiyun			#size-cells = <0>;
124*4882a593Smuzhiyun			cell-index = <1>;
125*4882a593Smuzhiyun			compatible = "fsl-i2c";
126*4882a593Smuzhiyun			reg = <0x3100 0x100>;
127*4882a593Smuzhiyun			interrupts = <15 0x8>;
128*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
129*4882a593Smuzhiyun			dfsrr;
130*4882a593Smuzhiyun		};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun		serial0: serial@4500 {
133*4882a593Smuzhiyun			cell-index = <0>;
134*4882a593Smuzhiyun			device_type = "serial";
135*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
136*4882a593Smuzhiyun			reg = <0x4500 0x100>;
137*4882a593Smuzhiyun			clock-frequency = <264000000>;
138*4882a593Smuzhiyun			interrupts = <9 0x8>;
139*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
140*4882a593Smuzhiyun		};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun		serial1: serial@4600 {
143*4882a593Smuzhiyun			cell-index = <1>;
144*4882a593Smuzhiyun			device_type = "serial";
145*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
146*4882a593Smuzhiyun			reg = <0x4600 0x100>;
147*4882a593Smuzhiyun			clock-frequency = <264000000>;
148*4882a593Smuzhiyun			interrupts = <10 0x8>;
149*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
150*4882a593Smuzhiyun		};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun		dma@82a8 {
153*4882a593Smuzhiyun			#address-cells = <1>;
154*4882a593Smuzhiyun			#size-cells = <1>;
155*4882a593Smuzhiyun			compatible = "fsl,mpc8360-dma", "fsl,elo-dma";
156*4882a593Smuzhiyun			reg = <0x82a8 4>;
157*4882a593Smuzhiyun			ranges = <0 0x8100 0x1a8>;
158*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
159*4882a593Smuzhiyun			interrupts = <71 8>;
160*4882a593Smuzhiyun			cell-index = <0>;
161*4882a593Smuzhiyun			dma-channel@0 {
162*4882a593Smuzhiyun				compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
163*4882a593Smuzhiyun				reg = <0 0x80>;
164*4882a593Smuzhiyun				cell-index = <0>;
165*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
166*4882a593Smuzhiyun				interrupts = <71 8>;
167*4882a593Smuzhiyun			};
168*4882a593Smuzhiyun			dma-channel@80 {
169*4882a593Smuzhiyun				compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
170*4882a593Smuzhiyun				reg = <0x80 0x80>;
171*4882a593Smuzhiyun				cell-index = <1>;
172*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
173*4882a593Smuzhiyun				interrupts = <71 8>;
174*4882a593Smuzhiyun			};
175*4882a593Smuzhiyun			dma-channel@100 {
176*4882a593Smuzhiyun				compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
177*4882a593Smuzhiyun				reg = <0x100 0x80>;
178*4882a593Smuzhiyun				cell-index = <2>;
179*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
180*4882a593Smuzhiyun				interrupts = <71 8>;
181*4882a593Smuzhiyun			};
182*4882a593Smuzhiyun			dma-channel@180 {
183*4882a593Smuzhiyun				compatible = "fsl,mpc8360-dma-channel", "fsl,elo-dma-channel";
184*4882a593Smuzhiyun				reg = <0x180 0x28>;
185*4882a593Smuzhiyun				cell-index = <3>;
186*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
187*4882a593Smuzhiyun				interrupts = <71 8>;
188*4882a593Smuzhiyun			};
189*4882a593Smuzhiyun		};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun		crypto@30000 {
192*4882a593Smuzhiyun			compatible = "fsl,sec2.0";
193*4882a593Smuzhiyun			reg = <0x30000 0x10000>;
194*4882a593Smuzhiyun			interrupts = <11 0x8>;
195*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
196*4882a593Smuzhiyun			fsl,num-channels = <4>;
197*4882a593Smuzhiyun			fsl,channel-fifo-len = <24>;
198*4882a593Smuzhiyun			fsl,exec-units-mask = <0x7e>;
199*4882a593Smuzhiyun			fsl,descriptor-types-mask = <0x01010ebf>;
200*4882a593Smuzhiyun			sleep = <&pmc 0x03000000>;
201*4882a593Smuzhiyun		};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun		ipic: pic@700 {
204*4882a593Smuzhiyun			interrupt-controller;
205*4882a593Smuzhiyun			#address-cells = <0>;
206*4882a593Smuzhiyun			#interrupt-cells = <2>;
207*4882a593Smuzhiyun			reg = <0x700 0x100>;
208*4882a593Smuzhiyun			device_type = "ipic";
209*4882a593Smuzhiyun		};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun		par_io@1400 {
212*4882a593Smuzhiyun			#address-cells = <1>;
213*4882a593Smuzhiyun			#size-cells = <1>;
214*4882a593Smuzhiyun			reg = <0x1400 0x100>;
215*4882a593Smuzhiyun			ranges = <0 0x1400 0x100>;
216*4882a593Smuzhiyun			device_type = "par_io";
217*4882a593Smuzhiyun			num-ports = <7>;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun			qe_pio_b: gpio-controller@18 {
220*4882a593Smuzhiyun				#gpio-cells = <2>;
221*4882a593Smuzhiyun				compatible = "fsl,mpc8360-qe-pario-bank",
222*4882a593Smuzhiyun					     "fsl,mpc8323-qe-pario-bank";
223*4882a593Smuzhiyun				reg = <0x18 0x18>;
224*4882a593Smuzhiyun				gpio-controller;
225*4882a593Smuzhiyun			};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun			pio1: ucc_pin@1 {
228*4882a593Smuzhiyun				pio-map = <
229*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
230*4882a593Smuzhiyun					0  3  1  0  1  0 	/* TxD0 */
231*4882a593Smuzhiyun					0  4  1  0  1  0 	/* TxD1 */
232*4882a593Smuzhiyun					0  5  1  0  1  0 	/* TxD2 */
233*4882a593Smuzhiyun					0  6  1  0  1  0 	/* TxD3 */
234*4882a593Smuzhiyun					1  6  1  0  3  0 	/* TxD4 */
235*4882a593Smuzhiyun					1  7  1  0  1  0 	/* TxD5 */
236*4882a593Smuzhiyun					1  9  1  0  2  0 	/* TxD6 */
237*4882a593Smuzhiyun					1  10 1  0  2  0 	/* TxD7 */
238*4882a593Smuzhiyun					0  9  2  0  1  0 	/* RxD0 */
239*4882a593Smuzhiyun					0  10 2  0  1  0 	/* RxD1 */
240*4882a593Smuzhiyun					0  11 2  0  1  0 	/* RxD2 */
241*4882a593Smuzhiyun					0  12 2  0  1  0 	/* RxD3 */
242*4882a593Smuzhiyun					0  13 2  0  1  0 	/* RxD4 */
243*4882a593Smuzhiyun					1  1  2  0  2  0 	/* RxD5 */
244*4882a593Smuzhiyun					1  0  2  0  2  0 	/* RxD6 */
245*4882a593Smuzhiyun					1  4  2  0  2  0 	/* RxD7 */
246*4882a593Smuzhiyun					0  7  1  0  1  0 	/* TX_EN */
247*4882a593Smuzhiyun					0  8  1  0  1  0 	/* TX_ER */
248*4882a593Smuzhiyun					0  15 2  0  1  0 	/* RX_DV */
249*4882a593Smuzhiyun					0  16 2  0  1  0 	/* RX_ER */
250*4882a593Smuzhiyun					0  0  2  0  1  0 	/* RX_CLK */
251*4882a593Smuzhiyun					2  9  1  0  3  0 	/* GTX_CLK - CLK10 */
252*4882a593Smuzhiyun					2  8  2  0  1  0>;	/* GTX125 - CLK9 */
253*4882a593Smuzhiyun			};
254*4882a593Smuzhiyun			pio2: ucc_pin@2 {
255*4882a593Smuzhiyun				pio-map = <
256*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
257*4882a593Smuzhiyun					0  17 1  0  1  0   /* TxD0 */
258*4882a593Smuzhiyun					0  18 1  0  1  0   /* TxD1 */
259*4882a593Smuzhiyun					0  19 1  0  1  0   /* TxD2 */
260*4882a593Smuzhiyun					0  20 1  0  1  0   /* TxD3 */
261*4882a593Smuzhiyun					1  2  1  0  1  0   /* TxD4 */
262*4882a593Smuzhiyun					1  3  1  0  2  0   /* TxD5 */
263*4882a593Smuzhiyun					1  5  1  0  3  0   /* TxD6 */
264*4882a593Smuzhiyun					1  8  1  0  3  0   /* TxD7 */
265*4882a593Smuzhiyun					0  23 2  0  1  0   /* RxD0 */
266*4882a593Smuzhiyun					0  24 2  0  1  0   /* RxD1 */
267*4882a593Smuzhiyun					0  25 2  0  1  0   /* RxD2 */
268*4882a593Smuzhiyun					0  26 2  0  1  0   /* RxD3 */
269*4882a593Smuzhiyun					0  27 2  0  1  0   /* RxD4 */
270*4882a593Smuzhiyun					1  12 2  0  2  0   /* RxD5 */
271*4882a593Smuzhiyun					1  13 2  0  3  0   /* RxD6 */
272*4882a593Smuzhiyun					1  11 2  0  2  0   /* RxD7 */
273*4882a593Smuzhiyun					0  21 1  0  1  0   /* TX_EN */
274*4882a593Smuzhiyun					0  22 1  0  1  0   /* TX_ER */
275*4882a593Smuzhiyun					0  29 2  0  1  0   /* RX_DV */
276*4882a593Smuzhiyun					0  30 2  0  1  0   /* RX_ER */
277*4882a593Smuzhiyun					0  31 2  0  1  0   /* RX_CLK */
278*4882a593Smuzhiyun					2  2  1  0  2  0   /* GTX_CLK - CLK10 */
279*4882a593Smuzhiyun					2  3  2  0  1  0   /* GTX125 - CLK4 */
280*4882a593Smuzhiyun					0  1  3  0  2  0   /* MDIO */
281*4882a593Smuzhiyun					0  2  1  0  1  0>; /* MDC */
282*4882a593Smuzhiyun			};
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun		};
285*4882a593Smuzhiyun	};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun	qe@e0100000 {
288*4882a593Smuzhiyun		#address-cells = <1>;
289*4882a593Smuzhiyun		#size-cells = <1>;
290*4882a593Smuzhiyun		device_type = "qe";
291*4882a593Smuzhiyun		compatible = "fsl,qe";
292*4882a593Smuzhiyun		ranges = <0x0 0xe0100000 0x00100000>;
293*4882a593Smuzhiyun		reg = <0xe0100000 0x480>;
294*4882a593Smuzhiyun		brg-frequency = <0>;
295*4882a593Smuzhiyun		bus-frequency = <396000000>;
296*4882a593Smuzhiyun		fsl,qe-num-riscs = <2>;
297*4882a593Smuzhiyun		fsl,qe-num-snums = <28>;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		muram@10000 {
300*4882a593Smuzhiyun 			#address-cells = <1>;
301*4882a593Smuzhiyun 			#size-cells = <1>;
302*4882a593Smuzhiyun			compatible = "fsl,qe-muram", "fsl,cpm-muram";
303*4882a593Smuzhiyun			ranges = <0x0 0x00010000 0x0000c000>;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun			data-only@0 {
306*4882a593Smuzhiyun				compatible = "fsl,qe-muram-data",
307*4882a593Smuzhiyun					     "fsl,cpm-muram-data";
308*4882a593Smuzhiyun				reg = <0x0 0xc000>;
309*4882a593Smuzhiyun			};
310*4882a593Smuzhiyun		};
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun		timer@440 {
313*4882a593Smuzhiyun			compatible = "fsl,mpc8360-qe-gtm",
314*4882a593Smuzhiyun				     "fsl,qe-gtm", "fsl,gtm";
315*4882a593Smuzhiyun			reg = <0x440 0x40>;
316*4882a593Smuzhiyun			clock-frequency = <132000000>;
317*4882a593Smuzhiyun			interrupts = <12 13 14 15>;
318*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
319*4882a593Smuzhiyun		};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun		spi@4c0 {
322*4882a593Smuzhiyun			cell-index = <0>;
323*4882a593Smuzhiyun			compatible = "fsl,spi";
324*4882a593Smuzhiyun			reg = <0x4c0 0x40>;
325*4882a593Smuzhiyun			interrupts = <2>;
326*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
327*4882a593Smuzhiyun			mode = "cpu";
328*4882a593Smuzhiyun		};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun		spi@500 {
331*4882a593Smuzhiyun			cell-index = <1>;
332*4882a593Smuzhiyun			compatible = "fsl,spi";
333*4882a593Smuzhiyun			reg = <0x500 0x40>;
334*4882a593Smuzhiyun			interrupts = <1>;
335*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
336*4882a593Smuzhiyun			mode = "cpu";
337*4882a593Smuzhiyun		};
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun		usb@6c0 {
340*4882a593Smuzhiyun			compatible = "fsl,mpc8360-qe-usb",
341*4882a593Smuzhiyun				     "fsl,mpc8323-qe-usb";
342*4882a593Smuzhiyun			reg = <0x6c0 0x40 0x8b00 0x100>;
343*4882a593Smuzhiyun			interrupts = <11>;
344*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
345*4882a593Smuzhiyun			fsl,fullspeed-clock = "clk21";
346*4882a593Smuzhiyun			fsl,lowspeed-clock = "brg9";
347*4882a593Smuzhiyun			gpios = <&qe_pio_b  2 0   /* USBOE */
348*4882a593Smuzhiyun				 &qe_pio_b  3 0   /* USBTP */
349*4882a593Smuzhiyun				 &qe_pio_b  8 0   /* USBTN */
350*4882a593Smuzhiyun				 &qe_pio_b  9 0   /* USBRP */
351*4882a593Smuzhiyun				 &qe_pio_b 11 0   /* USBRN */
352*4882a593Smuzhiyun				 &bcsr13    5 0   /* SPEED */
353*4882a593Smuzhiyun				 &bcsr13    4 1>; /* POWER */
354*4882a593Smuzhiyun		};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun		enet0: ucc@2000 {
357*4882a593Smuzhiyun			device_type = "network";
358*4882a593Smuzhiyun			compatible = "ucc_geth";
359*4882a593Smuzhiyun			cell-index = <1>;
360*4882a593Smuzhiyun			reg = <0x2000 0x200>;
361*4882a593Smuzhiyun			interrupts = <32>;
362*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
363*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
364*4882a593Smuzhiyun			rx-clock-name = "none";
365*4882a593Smuzhiyun			tx-clock-name = "clk9";
366*4882a593Smuzhiyun			phy-handle = <&phy0>;
367*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
368*4882a593Smuzhiyun			pio-handle = <&pio1>;
369*4882a593Smuzhiyun		};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun		enet1: ucc@3000 {
372*4882a593Smuzhiyun			device_type = "network";
373*4882a593Smuzhiyun			compatible = "ucc_geth";
374*4882a593Smuzhiyun			cell-index = <2>;
375*4882a593Smuzhiyun			reg = <0x3000 0x200>;
376*4882a593Smuzhiyun			interrupts = <33>;
377*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
378*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
379*4882a593Smuzhiyun			rx-clock-name = "none";
380*4882a593Smuzhiyun			tx-clock-name = "clk4";
381*4882a593Smuzhiyun			phy-handle = <&phy1>;
382*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
383*4882a593Smuzhiyun			pio-handle = <&pio2>;
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun		mdio@2120 {
387*4882a593Smuzhiyun			#address-cells = <1>;
388*4882a593Smuzhiyun			#size-cells = <0>;
389*4882a593Smuzhiyun			reg = <0x2120 0x18>;
390*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun			phy0: ethernet-phy@0 {
393*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
394*4882a593Smuzhiyun				interrupts = <17 0x8>;
395*4882a593Smuzhiyun				reg = <0x0>;
396*4882a593Smuzhiyun			};
397*4882a593Smuzhiyun			phy1: ethernet-phy@1 {
398*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
399*4882a593Smuzhiyun				interrupts = <18 0x8>;
400*4882a593Smuzhiyun				reg = <0x1>;
401*4882a593Smuzhiyun			};
402*4882a593Smuzhiyun			tbi-phy@2 {
403*4882a593Smuzhiyun				device_type = "tbi-phy";
404*4882a593Smuzhiyun				reg = <0x2>;
405*4882a593Smuzhiyun			};
406*4882a593Smuzhiyun		};
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun		qeic: interrupt-controller@80 {
409*4882a593Smuzhiyun			interrupt-controller;
410*4882a593Smuzhiyun			compatible = "fsl,qe-ic";
411*4882a593Smuzhiyun			#address-cells = <0>;
412*4882a593Smuzhiyun			#interrupt-cells = <1>;
413*4882a593Smuzhiyun			reg = <0x80 0x80>;
414*4882a593Smuzhiyun			big-endian;
415*4882a593Smuzhiyun			interrupts = <32 0x8 33 0x8>; // high:32 low:33
416*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
417*4882a593Smuzhiyun		};
418*4882a593Smuzhiyun	};
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun	pci0: pci@e0008500 {
421*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
422*4882a593Smuzhiyun		interrupt-map = <
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun				/* IDSEL 0x11 AD17 */
425*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x1 &ipic 20 0x8
426*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x2 &ipic 21 0x8
427*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x3 &ipic 22 0x8
428*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x4 &ipic 23 0x8
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun				/* IDSEL 0x12 AD18 */
431*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x1 &ipic 22 0x8
432*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x2 &ipic 23 0x8
433*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x3 &ipic 20 0x8
434*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x4 &ipic 21 0x8
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun				/* IDSEL 0x13 AD19 */
437*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x1 &ipic 23 0x8
438*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x2 &ipic 20 0x8
439*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x3 &ipic 21 0x8
440*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x4 &ipic 22 0x8
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun				/* IDSEL 0x15 AD21*/
443*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x1 &ipic 20 0x8
444*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x2 &ipic 21 0x8
445*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x3 &ipic 22 0x8
446*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x4 &ipic 23 0x8
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun				/* IDSEL 0x16 AD22*/
449*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x1 &ipic 23 0x8
450*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x2 &ipic 20 0x8
451*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x3 &ipic 21 0x8
452*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x4 &ipic 22 0x8
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun				/* IDSEL 0x17 AD23*/
455*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x1 &ipic 22 0x8
456*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x2 &ipic 23 0x8
457*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x3 &ipic 20 0x8
458*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x4 &ipic 21 0x8
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun				/* IDSEL 0x18 AD24*/
461*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x1 &ipic 21 0x8
462*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x2 &ipic 22 0x8
463*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x3 &ipic 23 0x8
464*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
465*4882a593Smuzhiyun		interrupt-parent = <&ipic>;
466*4882a593Smuzhiyun		interrupts = <66 0x8>;
467*4882a593Smuzhiyun		bus-range = <0 0>;
468*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
469*4882a593Smuzhiyun			  0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
470*4882a593Smuzhiyun			  0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
471*4882a593Smuzhiyun		clock-frequency = <66666666>;
472*4882a593Smuzhiyun		#interrupt-cells = <1>;
473*4882a593Smuzhiyun		#size-cells = <2>;
474*4882a593Smuzhiyun		#address-cells = <3>;
475*4882a593Smuzhiyun		reg = <0xe0008500 0x100		/* internal registers */
476*4882a593Smuzhiyun		       0xe0008300 0x8>;		/* config space access registers */
477*4882a593Smuzhiyun		compatible = "fsl,mpc8349-pci";
478*4882a593Smuzhiyun		device_type = "pci";
479*4882a593Smuzhiyun		sleep = <&pmc 0x00010000>;
480*4882a593Smuzhiyun	};
481*4882a593Smuzhiyun};
482