1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8349E MDS Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2005, 2006 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "MPC8349EMDS"; 12*4882a593Smuzhiyun compatible = "MPC8349EMDS", "MPC834xMDS", "MPC83xxMDS"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun serial1 = &serial1; 21*4882a593Smuzhiyun pci0 = &pci0; 22*4882a593Smuzhiyun pci1 = &pci1; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpus { 26*4882a593Smuzhiyun #address-cells = <1>; 27*4882a593Smuzhiyun #size-cells = <0>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun PowerPC,8349@0 { 30*4882a593Smuzhiyun device_type = "cpu"; 31*4882a593Smuzhiyun reg = <0x0>; 32*4882a593Smuzhiyun d-cache-line-size = <32>; 33*4882a593Smuzhiyun i-cache-line-size = <32>; 34*4882a593Smuzhiyun d-cache-size = <32768>; 35*4882a593Smuzhiyun i-cache-size = <32768>; 36*4882a593Smuzhiyun timebase-frequency = <0>; // from bootloader 37*4882a593Smuzhiyun bus-frequency = <0>; // from bootloader 38*4882a593Smuzhiyun clock-frequency = <0>; // from bootloader 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun memory { 43*4882a593Smuzhiyun device_type = "memory"; 44*4882a593Smuzhiyun reg = <0x00000000 0x10000000>; // 256MB at 0 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun bcsr@e2400000 { 48*4882a593Smuzhiyun compatible = "fsl,mpc8349mds-bcsr"; 49*4882a593Smuzhiyun reg = <0xe2400000 0x8000>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun soc8349@e0000000 { 53*4882a593Smuzhiyun #address-cells = <1>; 54*4882a593Smuzhiyun #size-cells = <1>; 55*4882a593Smuzhiyun device_type = "soc"; 56*4882a593Smuzhiyun compatible = "simple-bus"; 57*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x00100000>; 58*4882a593Smuzhiyun reg = <0xe0000000 0x00000200>; 59*4882a593Smuzhiyun bus-frequency = <0>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun wdt@200 { 62*4882a593Smuzhiyun device_type = "watchdog"; 63*4882a593Smuzhiyun compatible = "mpc83xx_wdt"; 64*4882a593Smuzhiyun reg = <0x200 0x100>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun i2c@3000 { 68*4882a593Smuzhiyun #address-cells = <1>; 69*4882a593Smuzhiyun #size-cells = <0>; 70*4882a593Smuzhiyun cell-index = <0>; 71*4882a593Smuzhiyun compatible = "fsl-i2c"; 72*4882a593Smuzhiyun reg = <0x3000 0x100>; 73*4882a593Smuzhiyun interrupts = <14 0x8>; 74*4882a593Smuzhiyun interrupt-parent = <&ipic>; 75*4882a593Smuzhiyun dfsrr; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun rtc@68 { 78*4882a593Smuzhiyun compatible = "dallas,ds1374"; 79*4882a593Smuzhiyun reg = <0x68>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun i2c@3100 { 84*4882a593Smuzhiyun #address-cells = <1>; 85*4882a593Smuzhiyun #size-cells = <0>; 86*4882a593Smuzhiyun cell-index = <1>; 87*4882a593Smuzhiyun compatible = "fsl-i2c"; 88*4882a593Smuzhiyun reg = <0x3100 0x100>; 89*4882a593Smuzhiyun interrupts = <15 0x8>; 90*4882a593Smuzhiyun interrupt-parent = <&ipic>; 91*4882a593Smuzhiyun dfsrr; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun spi@7000 { 95*4882a593Smuzhiyun cell-index = <0>; 96*4882a593Smuzhiyun compatible = "fsl,spi"; 97*4882a593Smuzhiyun reg = <0x7000 0x1000>; 98*4882a593Smuzhiyun interrupts = <16 0x8>; 99*4882a593Smuzhiyun interrupt-parent = <&ipic>; 100*4882a593Smuzhiyun mode = "cpu"; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun dma@82a8 { 104*4882a593Smuzhiyun #address-cells = <1>; 105*4882a593Smuzhiyun #size-cells = <1>; 106*4882a593Smuzhiyun compatible = "fsl,mpc8349-dma", "fsl,elo-dma"; 107*4882a593Smuzhiyun reg = <0x82a8 4>; 108*4882a593Smuzhiyun ranges = <0 0x8100 0x1a8>; 109*4882a593Smuzhiyun interrupt-parent = <&ipic>; 110*4882a593Smuzhiyun interrupts = <71 8>; 111*4882a593Smuzhiyun cell-index = <0>; 112*4882a593Smuzhiyun dma-channel@0 { 113*4882a593Smuzhiyun compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel"; 114*4882a593Smuzhiyun reg = <0 0x80>; 115*4882a593Smuzhiyun cell-index = <0>; 116*4882a593Smuzhiyun interrupt-parent = <&ipic>; 117*4882a593Smuzhiyun interrupts = <71 8>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun dma-channel@80 { 120*4882a593Smuzhiyun compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel"; 121*4882a593Smuzhiyun reg = <0x80 0x80>; 122*4882a593Smuzhiyun cell-index = <1>; 123*4882a593Smuzhiyun interrupt-parent = <&ipic>; 124*4882a593Smuzhiyun interrupts = <71 8>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun dma-channel@100 { 127*4882a593Smuzhiyun compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel"; 128*4882a593Smuzhiyun reg = <0x100 0x80>; 129*4882a593Smuzhiyun cell-index = <2>; 130*4882a593Smuzhiyun interrupt-parent = <&ipic>; 131*4882a593Smuzhiyun interrupts = <71 8>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun dma-channel@180 { 134*4882a593Smuzhiyun compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel"; 135*4882a593Smuzhiyun reg = <0x180 0x28>; 136*4882a593Smuzhiyun cell-index = <3>; 137*4882a593Smuzhiyun interrupt-parent = <&ipic>; 138*4882a593Smuzhiyun interrupts = <71 8>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* phy type (ULPI or SERIAL) are only types supported for MPH */ 143*4882a593Smuzhiyun /* port = 0 or 1 */ 144*4882a593Smuzhiyun usb@22000 { 145*4882a593Smuzhiyun compatible = "fsl-usb2-mph"; 146*4882a593Smuzhiyun reg = <0x22000 0x1000>; 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <0>; 149*4882a593Smuzhiyun interrupt-parent = <&ipic>; 150*4882a593Smuzhiyun interrupts = <39 0x8>; 151*4882a593Smuzhiyun phy_type = "ulpi"; 152*4882a593Smuzhiyun port0; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun /* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */ 155*4882a593Smuzhiyun usb@23000 { 156*4882a593Smuzhiyun compatible = "fsl-usb2-dr"; 157*4882a593Smuzhiyun reg = <0x23000 0x1000>; 158*4882a593Smuzhiyun #address-cells = <1>; 159*4882a593Smuzhiyun #size-cells = <0>; 160*4882a593Smuzhiyun interrupt-parent = <&ipic>; 161*4882a593Smuzhiyun interrupts = <38 0x8>; 162*4882a593Smuzhiyun dr_mode = "otg"; 163*4882a593Smuzhiyun phy_type = "ulpi"; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun enet0: ethernet@24000 { 167*4882a593Smuzhiyun #address-cells = <1>; 168*4882a593Smuzhiyun #size-cells = <1>; 169*4882a593Smuzhiyun cell-index = <0>; 170*4882a593Smuzhiyun device_type = "network"; 171*4882a593Smuzhiyun model = "TSEC"; 172*4882a593Smuzhiyun compatible = "gianfar"; 173*4882a593Smuzhiyun reg = <0x24000 0x1000>; 174*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 175*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 176*4882a593Smuzhiyun interrupts = <32 0x8 33 0x8 34 0x8>; 177*4882a593Smuzhiyun interrupt-parent = <&ipic>; 178*4882a593Smuzhiyun tbi-handle = <&tbi0>; 179*4882a593Smuzhiyun phy-handle = <&phy0>; 180*4882a593Smuzhiyun linux,network-index = <0>; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun mdio@520 { 183*4882a593Smuzhiyun #address-cells = <1>; 184*4882a593Smuzhiyun #size-cells = <0>; 185*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 186*4882a593Smuzhiyun reg = <0x520 0x20>; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun phy0: ethernet-phy@0 { 189*4882a593Smuzhiyun interrupt-parent = <&ipic>; 190*4882a593Smuzhiyun interrupts = <17 0x8>; 191*4882a593Smuzhiyun reg = <0x0>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun phy1: ethernet-phy@1 { 195*4882a593Smuzhiyun interrupt-parent = <&ipic>; 196*4882a593Smuzhiyun interrupts = <18 0x8>; 197*4882a593Smuzhiyun reg = <0x1>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun tbi0: tbi-phy@11 { 201*4882a593Smuzhiyun reg = <0x11>; 202*4882a593Smuzhiyun device_type = "tbi-phy"; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun enet1: ethernet@25000 { 208*4882a593Smuzhiyun #address-cells = <1>; 209*4882a593Smuzhiyun #size-cells = <1>; 210*4882a593Smuzhiyun cell-index = <1>; 211*4882a593Smuzhiyun device_type = "network"; 212*4882a593Smuzhiyun model = "TSEC"; 213*4882a593Smuzhiyun compatible = "gianfar"; 214*4882a593Smuzhiyun reg = <0x25000 0x1000>; 215*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 216*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 217*4882a593Smuzhiyun interrupts = <35 0x8 36 0x8 37 0x8>; 218*4882a593Smuzhiyun interrupt-parent = <&ipic>; 219*4882a593Smuzhiyun tbi-handle = <&tbi1>; 220*4882a593Smuzhiyun phy-handle = <&phy1>; 221*4882a593Smuzhiyun linux,network-index = <1>; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun mdio@520 { 224*4882a593Smuzhiyun #address-cells = <1>; 225*4882a593Smuzhiyun #size-cells = <0>; 226*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 227*4882a593Smuzhiyun reg = <0x520 0x20>; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun tbi1: tbi-phy@11 { 230*4882a593Smuzhiyun reg = <0x11>; 231*4882a593Smuzhiyun device_type = "tbi-phy"; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun serial0: serial@4500 { 237*4882a593Smuzhiyun cell-index = <0>; 238*4882a593Smuzhiyun device_type = "serial"; 239*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 240*4882a593Smuzhiyun reg = <0x4500 0x100>; 241*4882a593Smuzhiyun clock-frequency = <0>; 242*4882a593Smuzhiyun interrupts = <9 0x8>; 243*4882a593Smuzhiyun interrupt-parent = <&ipic>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun serial1: serial@4600 { 247*4882a593Smuzhiyun cell-index = <1>; 248*4882a593Smuzhiyun device_type = "serial"; 249*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 250*4882a593Smuzhiyun reg = <0x4600 0x100>; 251*4882a593Smuzhiyun clock-frequency = <0>; 252*4882a593Smuzhiyun interrupts = <10 0x8>; 253*4882a593Smuzhiyun interrupt-parent = <&ipic>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun crypto@30000 { 257*4882a593Smuzhiyun compatible = "fsl,sec2.0"; 258*4882a593Smuzhiyun reg = <0x30000 0x10000>; 259*4882a593Smuzhiyun interrupts = <11 0x8>; 260*4882a593Smuzhiyun interrupt-parent = <&ipic>; 261*4882a593Smuzhiyun fsl,num-channels = <4>; 262*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 263*4882a593Smuzhiyun fsl,exec-units-mask = <0x7e>; 264*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x01010ebf>; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* IPIC 268*4882a593Smuzhiyun * interrupts cell = <intr #, sense> 269*4882a593Smuzhiyun * sense values match linux IORESOURCE_IRQ_* defines: 270*4882a593Smuzhiyun * sense == 8: Level, low assertion 271*4882a593Smuzhiyun * sense == 2: Edge, high-to-low change 272*4882a593Smuzhiyun */ 273*4882a593Smuzhiyun ipic: pic@700 { 274*4882a593Smuzhiyun interrupt-controller; 275*4882a593Smuzhiyun #address-cells = <0>; 276*4882a593Smuzhiyun #interrupt-cells = <2>; 277*4882a593Smuzhiyun reg = <0x700 0x100>; 278*4882a593Smuzhiyun device_type = "ipic"; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun pci0: pci@e0008500 { 283*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 284*4882a593Smuzhiyun interrupt-map = < 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* IDSEL 0x11 */ 287*4882a593Smuzhiyun 0x8800 0x0 0x0 0x1 &ipic 20 0x8 288*4882a593Smuzhiyun 0x8800 0x0 0x0 0x2 &ipic 21 0x8 289*4882a593Smuzhiyun 0x8800 0x0 0x0 0x3 &ipic 22 0x8 290*4882a593Smuzhiyun 0x8800 0x0 0x0 0x4 &ipic 23 0x8 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* IDSEL 0x12 */ 293*4882a593Smuzhiyun 0x9000 0x0 0x0 0x1 &ipic 22 0x8 294*4882a593Smuzhiyun 0x9000 0x0 0x0 0x2 &ipic 23 0x8 295*4882a593Smuzhiyun 0x9000 0x0 0x0 0x3 &ipic 20 0x8 296*4882a593Smuzhiyun 0x9000 0x0 0x0 0x4 &ipic 21 0x8 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* IDSEL 0x13 */ 299*4882a593Smuzhiyun 0x9800 0x0 0x0 0x1 &ipic 23 0x8 300*4882a593Smuzhiyun 0x9800 0x0 0x0 0x2 &ipic 20 0x8 301*4882a593Smuzhiyun 0x9800 0x0 0x0 0x3 &ipic 21 0x8 302*4882a593Smuzhiyun 0x9800 0x0 0x0 0x4 &ipic 22 0x8 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* IDSEL 0x15 */ 305*4882a593Smuzhiyun 0xa800 0x0 0x0 0x1 &ipic 20 0x8 306*4882a593Smuzhiyun 0xa800 0x0 0x0 0x2 &ipic 21 0x8 307*4882a593Smuzhiyun 0xa800 0x0 0x0 0x3 &ipic 22 0x8 308*4882a593Smuzhiyun 0xa800 0x0 0x0 0x4 &ipic 23 0x8 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* IDSEL 0x16 */ 311*4882a593Smuzhiyun 0xb000 0x0 0x0 0x1 &ipic 23 0x8 312*4882a593Smuzhiyun 0xb000 0x0 0x0 0x2 &ipic 20 0x8 313*4882a593Smuzhiyun 0xb000 0x0 0x0 0x3 &ipic 21 0x8 314*4882a593Smuzhiyun 0xb000 0x0 0x0 0x4 &ipic 22 0x8 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* IDSEL 0x17 */ 317*4882a593Smuzhiyun 0xb800 0x0 0x0 0x1 &ipic 22 0x8 318*4882a593Smuzhiyun 0xb800 0x0 0x0 0x2 &ipic 23 0x8 319*4882a593Smuzhiyun 0xb800 0x0 0x0 0x3 &ipic 20 0x8 320*4882a593Smuzhiyun 0xb800 0x0 0x0 0x4 &ipic 21 0x8 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* IDSEL 0x18 */ 323*4882a593Smuzhiyun 0xc000 0x0 0x0 0x1 &ipic 21 0x8 324*4882a593Smuzhiyun 0xc000 0x0 0x0 0x2 &ipic 22 0x8 325*4882a593Smuzhiyun 0xc000 0x0 0x0 0x3 &ipic 23 0x8 326*4882a593Smuzhiyun 0xc000 0x0 0x0 0x4 &ipic 20 0x8>; 327*4882a593Smuzhiyun interrupt-parent = <&ipic>; 328*4882a593Smuzhiyun interrupts = <66 0x8>; 329*4882a593Smuzhiyun bus-range = <0 0>; 330*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 331*4882a593Smuzhiyun 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 332*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>; 333*4882a593Smuzhiyun clock-frequency = <66666666>; 334*4882a593Smuzhiyun #interrupt-cells = <1>; 335*4882a593Smuzhiyun #size-cells = <2>; 336*4882a593Smuzhiyun #address-cells = <3>; 337*4882a593Smuzhiyun reg = <0xe0008500 0x100 /* internal registers */ 338*4882a593Smuzhiyun 0xe0008300 0x8>; /* config space access registers */ 339*4882a593Smuzhiyun compatible = "fsl,mpc8349-pci"; 340*4882a593Smuzhiyun device_type = "pci"; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun pci1: pci@e0008600 { 344*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 345*4882a593Smuzhiyun interrupt-map = < 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* IDSEL 0x11 */ 348*4882a593Smuzhiyun 0x8800 0x0 0x0 0x1 &ipic 20 0x8 349*4882a593Smuzhiyun 0x8800 0x0 0x0 0x2 &ipic 21 0x8 350*4882a593Smuzhiyun 0x8800 0x0 0x0 0x3 &ipic 22 0x8 351*4882a593Smuzhiyun 0x8800 0x0 0x0 0x4 &ipic 23 0x8 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun /* IDSEL 0x12 */ 354*4882a593Smuzhiyun 0x9000 0x0 0x0 0x1 &ipic 22 0x8 355*4882a593Smuzhiyun 0x9000 0x0 0x0 0x2 &ipic 23 0x8 356*4882a593Smuzhiyun 0x9000 0x0 0x0 0x3 &ipic 20 0x8 357*4882a593Smuzhiyun 0x9000 0x0 0x0 0x4 &ipic 21 0x8 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun /* IDSEL 0x13 */ 360*4882a593Smuzhiyun 0x9800 0x0 0x0 0x1 &ipic 23 0x8 361*4882a593Smuzhiyun 0x9800 0x0 0x0 0x2 &ipic 20 0x8 362*4882a593Smuzhiyun 0x9800 0x0 0x0 0x3 &ipic 21 0x8 363*4882a593Smuzhiyun 0x9800 0x0 0x0 0x4 &ipic 22 0x8 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* IDSEL 0x15 */ 366*4882a593Smuzhiyun 0xa800 0x0 0x0 0x1 &ipic 20 0x8 367*4882a593Smuzhiyun 0xa800 0x0 0x0 0x2 &ipic 21 0x8 368*4882a593Smuzhiyun 0xa800 0x0 0x0 0x3 &ipic 22 0x8 369*4882a593Smuzhiyun 0xa800 0x0 0x0 0x4 &ipic 23 0x8 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /* IDSEL 0x16 */ 372*4882a593Smuzhiyun 0xb000 0x0 0x0 0x1 &ipic 23 0x8 373*4882a593Smuzhiyun 0xb000 0x0 0x0 0x2 &ipic 20 0x8 374*4882a593Smuzhiyun 0xb000 0x0 0x0 0x3 &ipic 21 0x8 375*4882a593Smuzhiyun 0xb000 0x0 0x0 0x4 &ipic 22 0x8 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* IDSEL 0x17 */ 378*4882a593Smuzhiyun 0xb800 0x0 0x0 0x1 &ipic 22 0x8 379*4882a593Smuzhiyun 0xb800 0x0 0x0 0x2 &ipic 23 0x8 380*4882a593Smuzhiyun 0xb800 0x0 0x0 0x3 &ipic 20 0x8 381*4882a593Smuzhiyun 0xb800 0x0 0x0 0x4 &ipic 21 0x8 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* IDSEL 0x18 */ 384*4882a593Smuzhiyun 0xc000 0x0 0x0 0x1 &ipic 21 0x8 385*4882a593Smuzhiyun 0xc000 0x0 0x0 0x2 &ipic 22 0x8 386*4882a593Smuzhiyun 0xc000 0x0 0x0 0x3 &ipic 23 0x8 387*4882a593Smuzhiyun 0xc000 0x0 0x0 0x4 &ipic 20 0x8>; 388*4882a593Smuzhiyun interrupt-parent = <&ipic>; 389*4882a593Smuzhiyun interrupts = <67 0x8>; 390*4882a593Smuzhiyun bus-range = <0 0>; 391*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xb0000000 0xb0000000 0x0 0x10000000 392*4882a593Smuzhiyun 0x42000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000 393*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe2100000 0x0 0x00100000>; 394*4882a593Smuzhiyun clock-frequency = <66666666>; 395*4882a593Smuzhiyun #interrupt-cells = <1>; 396*4882a593Smuzhiyun #size-cells = <2>; 397*4882a593Smuzhiyun #address-cells = <3>; 398*4882a593Smuzhiyun reg = <0xe0008600 0x100 /* internal registers */ 399*4882a593Smuzhiyun 0xe0008380 0x8>; /* config space access registers */ 400*4882a593Smuzhiyun compatible = "fsl,mpc8349-pci"; 401*4882a593Smuzhiyun device_type = "pci"; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun}; 404