xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/mpc832x_rdb.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * MPC832x RDB Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/dts-v1/;
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	model = "MPC8323ERDB";
12*4882a593Smuzhiyun	compatible = "MPC8323ERDB", "MPC832xRDB", "MPC83xxRDB";
13*4882a593Smuzhiyun	#address-cells = <1>;
14*4882a593Smuzhiyun	#size-cells = <1>;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	aliases {
17*4882a593Smuzhiyun		ethernet0 = &enet1;
18*4882a593Smuzhiyun		ethernet1 = &enet0;
19*4882a593Smuzhiyun		serial0 = &serial0;
20*4882a593Smuzhiyun		serial1 = &serial1;
21*4882a593Smuzhiyun		pci0 = &pci0;
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	cpus {
25*4882a593Smuzhiyun		#address-cells = <1>;
26*4882a593Smuzhiyun		#size-cells = <0>;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		PowerPC,8323@0 {
29*4882a593Smuzhiyun			device_type = "cpu";
30*4882a593Smuzhiyun			reg = <0x0>;
31*4882a593Smuzhiyun			d-cache-line-size = <0x20>;	// 32 bytes
32*4882a593Smuzhiyun			i-cache-line-size = <0x20>;	// 32 bytes
33*4882a593Smuzhiyun			d-cache-size = <16384>;	// L1, 16K
34*4882a593Smuzhiyun			i-cache-size = <16384>;	// L1, 16K
35*4882a593Smuzhiyun			timebase-frequency = <0>;
36*4882a593Smuzhiyun			bus-frequency = <0>;
37*4882a593Smuzhiyun			clock-frequency = <0>;
38*4882a593Smuzhiyun		};
39*4882a593Smuzhiyun	};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	memory {
42*4882a593Smuzhiyun		device_type = "memory";
43*4882a593Smuzhiyun		reg = <0x00000000 0x04000000>;
44*4882a593Smuzhiyun	};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun	soc8323@e0000000 {
47*4882a593Smuzhiyun		#address-cells = <1>;
48*4882a593Smuzhiyun		#size-cells = <1>;
49*4882a593Smuzhiyun		device_type = "soc";
50*4882a593Smuzhiyun		compatible = "simple-bus";
51*4882a593Smuzhiyun		ranges = <0x0 0xe0000000 0x00100000>;
52*4882a593Smuzhiyun		reg = <0xe0000000 0x00000200>;
53*4882a593Smuzhiyun		bus-frequency = <0>;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun		wdt@200 {
56*4882a593Smuzhiyun			device_type = "watchdog";
57*4882a593Smuzhiyun			compatible = "mpc83xx_wdt";
58*4882a593Smuzhiyun			reg = <0x200 0x100>;
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun		pmc: power@b00 {
62*4882a593Smuzhiyun			compatible = "fsl,mpc8323-pmc", "fsl,mpc8349-pmc";
63*4882a593Smuzhiyun			reg = <0xb00 0x100 0xa00 0x100>;
64*4882a593Smuzhiyun			interrupts = <80 0x8>;
65*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		i2c@3000 {
69*4882a593Smuzhiyun			#address-cells = <1>;
70*4882a593Smuzhiyun			#size-cells = <0>;
71*4882a593Smuzhiyun			cell-index = <0>;
72*4882a593Smuzhiyun			compatible = "fsl-i2c";
73*4882a593Smuzhiyun			reg = <0x3000 0x100>;
74*4882a593Smuzhiyun			interrupts = <14 0x8>;
75*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
76*4882a593Smuzhiyun			dfsrr;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		serial0: serial@4500 {
80*4882a593Smuzhiyun			cell-index = <0>;
81*4882a593Smuzhiyun			device_type = "serial";
82*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
83*4882a593Smuzhiyun			reg = <0x4500 0x100>;
84*4882a593Smuzhiyun			clock-frequency = <0>;
85*4882a593Smuzhiyun			interrupts = <9 0x8>;
86*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
87*4882a593Smuzhiyun		};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun		serial1: serial@4600 {
90*4882a593Smuzhiyun			cell-index = <1>;
91*4882a593Smuzhiyun			device_type = "serial";
92*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
93*4882a593Smuzhiyun			reg = <0x4600 0x100>;
94*4882a593Smuzhiyun			clock-frequency = <0>;
95*4882a593Smuzhiyun			interrupts = <10 0x8>;
96*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
97*4882a593Smuzhiyun		};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		dma@82a8 {
100*4882a593Smuzhiyun			#address-cells = <1>;
101*4882a593Smuzhiyun			#size-cells = <1>;
102*4882a593Smuzhiyun			compatible = "fsl,mpc8323-dma", "fsl,elo-dma";
103*4882a593Smuzhiyun			reg = <0x82a8 4>;
104*4882a593Smuzhiyun			ranges = <0 0x8100 0x1a8>;
105*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
106*4882a593Smuzhiyun			interrupts = <71 8>;
107*4882a593Smuzhiyun			cell-index = <0>;
108*4882a593Smuzhiyun			dma-channel@0 {
109*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
110*4882a593Smuzhiyun				reg = <0 0x80>;
111*4882a593Smuzhiyun				cell-index = <0>;
112*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
113*4882a593Smuzhiyun				interrupts = <71 8>;
114*4882a593Smuzhiyun			};
115*4882a593Smuzhiyun			dma-channel@80 {
116*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
117*4882a593Smuzhiyun				reg = <0x80 0x80>;
118*4882a593Smuzhiyun				cell-index = <1>;
119*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
120*4882a593Smuzhiyun				interrupts = <71 8>;
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun			dma-channel@100 {
123*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
124*4882a593Smuzhiyun				reg = <0x100 0x80>;
125*4882a593Smuzhiyun				cell-index = <2>;
126*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
127*4882a593Smuzhiyun				interrupts = <71 8>;
128*4882a593Smuzhiyun			};
129*4882a593Smuzhiyun			dma-channel@180 {
130*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
131*4882a593Smuzhiyun				reg = <0x180 0x28>;
132*4882a593Smuzhiyun				cell-index = <3>;
133*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
134*4882a593Smuzhiyun				interrupts = <71 8>;
135*4882a593Smuzhiyun			};
136*4882a593Smuzhiyun		};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun		crypto@30000 {
139*4882a593Smuzhiyun			compatible = "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
140*4882a593Smuzhiyun			reg = <0x30000 0x10000>;
141*4882a593Smuzhiyun			interrupts = <11 0x8>;
142*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
143*4882a593Smuzhiyun			fsl,num-channels = <1>;
144*4882a593Smuzhiyun			fsl,channel-fifo-len = <24>;
145*4882a593Smuzhiyun			fsl,exec-units-mask = <0x4c>;
146*4882a593Smuzhiyun			fsl,descriptor-types-mask = <0x0122003f>;
147*4882a593Smuzhiyun			sleep = <&pmc 0x03000000>;
148*4882a593Smuzhiyun		};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun		ipic:pic@700 {
151*4882a593Smuzhiyun			interrupt-controller;
152*4882a593Smuzhiyun			#address-cells = <0>;
153*4882a593Smuzhiyun			#interrupt-cells = <2>;
154*4882a593Smuzhiyun			reg = <0x700 0x100>;
155*4882a593Smuzhiyun			device_type = "ipic";
156*4882a593Smuzhiyun		};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun		par_io@1400 {
159*4882a593Smuzhiyun			#address-cells = <1>;
160*4882a593Smuzhiyun			#size-cells = <1>;
161*4882a593Smuzhiyun			reg = <0x1400 0x100>;
162*4882a593Smuzhiyun			ranges = <3 0x1448 0x18>;
163*4882a593Smuzhiyun			compatible = "fsl,mpc8323-qe-pario";
164*4882a593Smuzhiyun			device_type = "par_io";
165*4882a593Smuzhiyun			num-ports = <7>;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun			qe_pio_d: gpio-controller@1448 {
168*4882a593Smuzhiyun				#gpio-cells = <2>;
169*4882a593Smuzhiyun				compatible = "fsl,mpc8323-qe-pario-bank";
170*4882a593Smuzhiyun				reg = <3 0x18>;
171*4882a593Smuzhiyun				gpio-controller;
172*4882a593Smuzhiyun			};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun			ucc2pio:ucc_pin@2 {
175*4882a593Smuzhiyun				pio-map = <
176*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
177*4882a593Smuzhiyun					3  4  3  0  2  0 	/* MDIO */
178*4882a593Smuzhiyun					3  5  1  0  2  0 	/* MDC */
179*4882a593Smuzhiyun					3 21  2  0  1  0 	/* RX_CLK (CLK16) */
180*4882a593Smuzhiyun					3 23  2  0  1  0 	/* TX_CLK (CLK3) */
181*4882a593Smuzhiyun					0 18  1  0  1  0 	/* TxD0 */
182*4882a593Smuzhiyun					0 19  1  0  1  0 	/* TxD1 */
183*4882a593Smuzhiyun					0 20  1  0  1  0 	/* TxD2 */
184*4882a593Smuzhiyun					0 21  1  0  1  0 	/* TxD3 */
185*4882a593Smuzhiyun					0 22  2  0  1  0 	/* RxD0 */
186*4882a593Smuzhiyun					0 23  2  0  1  0 	/* RxD1 */
187*4882a593Smuzhiyun					0 24  2  0  1  0 	/* RxD2 */
188*4882a593Smuzhiyun					0 25  2  0  1  0 	/* RxD3 */
189*4882a593Smuzhiyun					0 26  2  0  1  0 	/* RX_ER */
190*4882a593Smuzhiyun					0 27  1  0  1  0 	/* TX_ER */
191*4882a593Smuzhiyun					0 28  2  0  1  0 	/* RX_DV */
192*4882a593Smuzhiyun					0 29  2  0  1  0 	/* COL */
193*4882a593Smuzhiyun					0 30  1  0  1  0 	/* TX_EN */
194*4882a593Smuzhiyun					0 31  2  0  1  0>;      /* CRS */
195*4882a593Smuzhiyun			};
196*4882a593Smuzhiyun			ucc3pio:ucc_pin@3 {
197*4882a593Smuzhiyun				pio-map = <
198*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
199*4882a593Smuzhiyun					0 13  2  0  1  0 	/* RX_CLK (CLK9) */
200*4882a593Smuzhiyun					3 24  2  0  1  0 	/* TX_CLK (CLK10) */
201*4882a593Smuzhiyun					1  0  1  0  1  0 	/* TxD0 */
202*4882a593Smuzhiyun					1  1  1  0  1  0 	/* TxD1 */
203*4882a593Smuzhiyun					1  2  1  0  1  0 	/* TxD2 */
204*4882a593Smuzhiyun					1  3  1  0  1  0 	/* TxD3 */
205*4882a593Smuzhiyun					1  4  2  0  1  0 	/* RxD0 */
206*4882a593Smuzhiyun					1  5  2  0  1  0 	/* RxD1 */
207*4882a593Smuzhiyun					1  6  2  0  1  0 	/* RxD2 */
208*4882a593Smuzhiyun					1  7  2  0  1  0 	/* RxD3 */
209*4882a593Smuzhiyun					1  8  2  0  1  0 	/* RX_ER */
210*4882a593Smuzhiyun					1  9  1  0  1  0 	/* TX_ER */
211*4882a593Smuzhiyun					1 10  2  0  1  0 	/* RX_DV */
212*4882a593Smuzhiyun					1 11  2  0  1  0 	/* COL */
213*4882a593Smuzhiyun					1 12  1  0  1  0 	/* TX_EN */
214*4882a593Smuzhiyun					1 13  2  0  1  0>;      /* CRS */
215*4882a593Smuzhiyun			};
216*4882a593Smuzhiyun		};
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun	qe@e0100000 {
220*4882a593Smuzhiyun		#address-cells = <1>;
221*4882a593Smuzhiyun		#size-cells = <1>;
222*4882a593Smuzhiyun		device_type = "qe";
223*4882a593Smuzhiyun		compatible = "fsl,qe";
224*4882a593Smuzhiyun		ranges = <0x0 0xe0100000 0x00100000>;
225*4882a593Smuzhiyun		reg = <0xe0100000 0x480>;
226*4882a593Smuzhiyun		brg-frequency = <0>;
227*4882a593Smuzhiyun		bus-frequency = <198000000>;
228*4882a593Smuzhiyun		fsl,qe-num-riscs = <1>;
229*4882a593Smuzhiyun		fsl,qe-num-snums = <28>;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun		muram@10000 {
232*4882a593Smuzhiyun 			#address-cells = <1>;
233*4882a593Smuzhiyun 			#size-cells = <1>;
234*4882a593Smuzhiyun			compatible = "fsl,qe-muram", "fsl,cpm-muram";
235*4882a593Smuzhiyun			ranges = <0x0 0x00010000 0x00004000>;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun			data-only@0 {
238*4882a593Smuzhiyun				compatible = "fsl,qe-muram-data",
239*4882a593Smuzhiyun					     "fsl,cpm-muram-data";
240*4882a593Smuzhiyun				reg = <0x0 0x4000>;
241*4882a593Smuzhiyun			};
242*4882a593Smuzhiyun		};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun		spi@4c0 {
245*4882a593Smuzhiyun			#address-cells = <1>;
246*4882a593Smuzhiyun			#size-cells = <0>;
247*4882a593Smuzhiyun			cell-index = <0>;
248*4882a593Smuzhiyun			compatible = "fsl,spi";
249*4882a593Smuzhiyun			reg = <0x4c0 0x40>;
250*4882a593Smuzhiyun			interrupts = <2>;
251*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
252*4882a593Smuzhiyun			cs-gpios = <&qe_pio_d 13 0>;
253*4882a593Smuzhiyun			mode = "cpu-qe";
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun			mmc-slot@0 {
256*4882a593Smuzhiyun				compatible = "fsl,mpc8323rdb-mmc-slot",
257*4882a593Smuzhiyun					     "mmc-spi-slot";
258*4882a593Smuzhiyun				reg = <0>;
259*4882a593Smuzhiyun				gpios = <&qe_pio_d 14 1
260*4882a593Smuzhiyun					 &qe_pio_d 15 0>;
261*4882a593Smuzhiyun				voltage-ranges = <3300 3300>;
262*4882a593Smuzhiyun				spi-max-frequency = <50000000>;
263*4882a593Smuzhiyun			};
264*4882a593Smuzhiyun		};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun		spi@500 {
267*4882a593Smuzhiyun			cell-index = <1>;
268*4882a593Smuzhiyun			compatible = "fsl,spi";
269*4882a593Smuzhiyun			reg = <0x500 0x40>;
270*4882a593Smuzhiyun			interrupts = <1>;
271*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
272*4882a593Smuzhiyun			mode = "cpu";
273*4882a593Smuzhiyun		};
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun		enet0: ucc@3000 {
276*4882a593Smuzhiyun			device_type = "network";
277*4882a593Smuzhiyun			compatible = "ucc_geth";
278*4882a593Smuzhiyun			cell-index = <2>;
279*4882a593Smuzhiyun			reg = <0x3000 0x200>;
280*4882a593Smuzhiyun			interrupts = <33>;
281*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
282*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
283*4882a593Smuzhiyun			rx-clock-name = "clk16";
284*4882a593Smuzhiyun			tx-clock-name = "clk3";
285*4882a593Smuzhiyun			phy-handle = <&phy00>;
286*4882a593Smuzhiyun			pio-handle = <&ucc2pio>;
287*4882a593Smuzhiyun		};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun		enet1: ucc@2200 {
290*4882a593Smuzhiyun			device_type = "network";
291*4882a593Smuzhiyun			compatible = "ucc_geth";
292*4882a593Smuzhiyun			cell-index = <3>;
293*4882a593Smuzhiyun			reg = <0x2200 0x200>;
294*4882a593Smuzhiyun			interrupts = <34>;
295*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
296*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
297*4882a593Smuzhiyun			rx-clock-name = "clk9";
298*4882a593Smuzhiyun			tx-clock-name = "clk10";
299*4882a593Smuzhiyun			phy-handle = <&phy04>;
300*4882a593Smuzhiyun			pio-handle = <&ucc3pio>;
301*4882a593Smuzhiyun		};
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun		mdio@3120 {
304*4882a593Smuzhiyun			#address-cells = <1>;
305*4882a593Smuzhiyun			#size-cells = <0>;
306*4882a593Smuzhiyun			reg = <0x3120 0x18>;
307*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun			phy00:ethernet-phy@0 {
310*4882a593Smuzhiyun				reg = <0x0>;
311*4882a593Smuzhiyun			};
312*4882a593Smuzhiyun			phy04:ethernet-phy@4 {
313*4882a593Smuzhiyun				reg = <0x4>;
314*4882a593Smuzhiyun			};
315*4882a593Smuzhiyun		};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun		qeic:interrupt-controller@80 {
318*4882a593Smuzhiyun			interrupt-controller;
319*4882a593Smuzhiyun			compatible = "fsl,qe-ic";
320*4882a593Smuzhiyun			#address-cells = <0>;
321*4882a593Smuzhiyun			#interrupt-cells = <1>;
322*4882a593Smuzhiyun			reg = <0x80 0x80>;
323*4882a593Smuzhiyun			big-endian;
324*4882a593Smuzhiyun			interrupts = <32 0x8 33 0x8>; //high:32 low:33
325*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
326*4882a593Smuzhiyun		};
327*4882a593Smuzhiyun	};
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun	pci0: pci@e0008500 {
330*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
331*4882a593Smuzhiyun		interrupt-map = <
332*4882a593Smuzhiyun				/* IDSEL 0x10 AD16 (USB) */
333*4882a593Smuzhiyun				 0x8000 0x0 0x0 0x1 &ipic 17 0x8
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun				/* IDSEL 0x11 AD17 (Mini1)*/
336*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x1 &ipic 18 0x8
337*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x2 &ipic 19 0x8
338*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x3 &ipic 20 0x8
339*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x4 &ipic 48 0x8
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun				/* IDSEL 0x12 AD18 (PCI/Mini2) */
342*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x1 &ipic 19 0x8
343*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x2 &ipic 20 0x8
344*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x3 &ipic 48 0x8
345*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x4 &ipic 17 0x8>;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun		interrupt-parent = <&ipic>;
348*4882a593Smuzhiyun		interrupts = <66 0x8>;
349*4882a593Smuzhiyun		bus-range = <0x0 0x0>;
350*4882a593Smuzhiyun		ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
351*4882a593Smuzhiyun			  0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
352*4882a593Smuzhiyun			  0x01000000 0x0 0xd0000000 0xd0000000 0x0 0x04000000>;
353*4882a593Smuzhiyun		clock-frequency = <0>;
354*4882a593Smuzhiyun		#interrupt-cells = <1>;
355*4882a593Smuzhiyun		#size-cells = <2>;
356*4882a593Smuzhiyun		#address-cells = <3>;
357*4882a593Smuzhiyun		reg = <0xe0008500 0x100		/* internal registers */
358*4882a593Smuzhiyun		       0xe0008300 0x8>;		/* config space access registers */
359*4882a593Smuzhiyun		compatible = "fsl,mpc8349-pci";
360*4882a593Smuzhiyun		device_type = "pci";
361*4882a593Smuzhiyun		sleep = <&pmc 0x00010000>;
362*4882a593Smuzhiyun	};
363*4882a593Smuzhiyun};
364