xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/mpc832x_mds.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * MPC8323E EMDS Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2006 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun * To enable external serial I/O on a Freescale MPC 8323 SYS/MDS board, do
9*4882a593Smuzhiyun * this:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * 1) On chip U61, lift (disconnect) pins 21 (TXD) and 22 (RXD) from the board.
12*4882a593Smuzhiyun * 2) Solder a wire from U61-21 to P19A-23.  P19 is a grid of pins on the board
13*4882a593Smuzhiyun *    next to the serial ports.
14*4882a593Smuzhiyun * 3) Solder a wire from U61-22 to P19K-22.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Note that there's a typo in the schematic.  The board labels the last column
17*4882a593Smuzhiyun * of pins "P19K", but in the schematic, that column is called "P19J".  So if
18*4882a593Smuzhiyun * you're going by the schematic, the pin is called "P19J-K22".
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun/dts-v1/;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun/ {
24*4882a593Smuzhiyun	model = "MPC8323EMDS";
25*4882a593Smuzhiyun	compatible = "MPC8323EMDS", "MPC832xMDS", "MPC83xxMDS";
26*4882a593Smuzhiyun	#address-cells = <1>;
27*4882a593Smuzhiyun	#size-cells = <1>;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	aliases {
30*4882a593Smuzhiyun		ethernet0 = &enet0;
31*4882a593Smuzhiyun		ethernet1 = &enet1;
32*4882a593Smuzhiyun		serial0 = &serial0;
33*4882a593Smuzhiyun		serial1 = &serial1;
34*4882a593Smuzhiyun		pci0 = &pci0;
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	cpus {
38*4882a593Smuzhiyun		#address-cells = <1>;
39*4882a593Smuzhiyun		#size-cells = <0>;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		PowerPC,8323@0 {
42*4882a593Smuzhiyun			device_type = "cpu";
43*4882a593Smuzhiyun			reg = <0x0>;
44*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
45*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
46*4882a593Smuzhiyun			d-cache-size = <16384>;		// L1, 16K
47*4882a593Smuzhiyun			i-cache-size = <16384>;		// L1, 16K
48*4882a593Smuzhiyun			timebase-frequency = <0>;
49*4882a593Smuzhiyun			bus-frequency = <0>;
50*4882a593Smuzhiyun			clock-frequency = <0>;
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun	};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun	memory {
55*4882a593Smuzhiyun		device_type = "memory";
56*4882a593Smuzhiyun		reg = <0x00000000 0x08000000>;
57*4882a593Smuzhiyun	};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	bcsr@f8000000 {
60*4882a593Smuzhiyun		compatible = "fsl,mpc8323mds-bcsr";
61*4882a593Smuzhiyun		reg = <0xf8000000 0x8000>;
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	soc8323@e0000000 {
65*4882a593Smuzhiyun		#address-cells = <1>;
66*4882a593Smuzhiyun		#size-cells = <1>;
67*4882a593Smuzhiyun		device_type = "soc";
68*4882a593Smuzhiyun		compatible = "simple-bus";
69*4882a593Smuzhiyun		ranges = <0x0 0xe0000000 0x00100000>;
70*4882a593Smuzhiyun		reg = <0xe0000000 0x00000200>;
71*4882a593Smuzhiyun		bus-frequency = <132000000>;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		wdt@200 {
74*4882a593Smuzhiyun			device_type = "watchdog";
75*4882a593Smuzhiyun			compatible = "mpc83xx_wdt";
76*4882a593Smuzhiyun			reg = <0x200 0x100>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		pmc: power@b00 {
80*4882a593Smuzhiyun			compatible = "fsl,mpc8323-pmc", "fsl,mpc8349-pmc";
81*4882a593Smuzhiyun			reg = <0xb00 0x100 0xa00 0x100>;
82*4882a593Smuzhiyun			interrupts = <80 0x8>;
83*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun		i2c@3000 {
87*4882a593Smuzhiyun			#address-cells = <1>;
88*4882a593Smuzhiyun			#size-cells = <0>;
89*4882a593Smuzhiyun			cell-index = <0>;
90*4882a593Smuzhiyun			compatible = "fsl-i2c";
91*4882a593Smuzhiyun			reg = <0x3000 0x100>;
92*4882a593Smuzhiyun			interrupts = <14 0x8>;
93*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
94*4882a593Smuzhiyun			dfsrr;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun			rtc@68 {
97*4882a593Smuzhiyun				compatible = "dallas,ds1374";
98*4882a593Smuzhiyun				reg = <0x68>;
99*4882a593Smuzhiyun			};
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		serial0: serial@4500 {
103*4882a593Smuzhiyun			cell-index = <0>;
104*4882a593Smuzhiyun			device_type = "serial";
105*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
106*4882a593Smuzhiyun			reg = <0x4500 0x100>;
107*4882a593Smuzhiyun			clock-frequency = <0>;
108*4882a593Smuzhiyun			interrupts = <9 0x8>;
109*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		serial1: serial@4600 {
113*4882a593Smuzhiyun			cell-index = <1>;
114*4882a593Smuzhiyun			device_type = "serial";
115*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
116*4882a593Smuzhiyun			reg = <0x4600 0x100>;
117*4882a593Smuzhiyun			clock-frequency = <0>;
118*4882a593Smuzhiyun			interrupts = <10 0x8>;
119*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
120*4882a593Smuzhiyun		};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		dma@82a8 {
123*4882a593Smuzhiyun			#address-cells = <1>;
124*4882a593Smuzhiyun			#size-cells = <1>;
125*4882a593Smuzhiyun			compatible = "fsl,mpc8323-dma", "fsl,elo-dma";
126*4882a593Smuzhiyun			reg = <0x82a8 4>;
127*4882a593Smuzhiyun			ranges = <0 0x8100 0x1a8>;
128*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
129*4882a593Smuzhiyun			interrupts = <71 8>;
130*4882a593Smuzhiyun			cell-index = <0>;
131*4882a593Smuzhiyun			dma-channel@0 {
132*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
133*4882a593Smuzhiyun				reg = <0 0x80>;
134*4882a593Smuzhiyun				cell-index = <0>;
135*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
136*4882a593Smuzhiyun				interrupts = <71 8>;
137*4882a593Smuzhiyun			};
138*4882a593Smuzhiyun			dma-channel@80 {
139*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
140*4882a593Smuzhiyun				reg = <0x80 0x80>;
141*4882a593Smuzhiyun				cell-index = <1>;
142*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
143*4882a593Smuzhiyun				interrupts = <71 8>;
144*4882a593Smuzhiyun			};
145*4882a593Smuzhiyun			dma-channel@100 {
146*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
147*4882a593Smuzhiyun				reg = <0x100 0x80>;
148*4882a593Smuzhiyun				cell-index = <2>;
149*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
150*4882a593Smuzhiyun				interrupts = <71 8>;
151*4882a593Smuzhiyun			};
152*4882a593Smuzhiyun			dma-channel@180 {
153*4882a593Smuzhiyun				compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
154*4882a593Smuzhiyun				reg = <0x180 0x28>;
155*4882a593Smuzhiyun				cell-index = <3>;
156*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
157*4882a593Smuzhiyun				interrupts = <71 8>;
158*4882a593Smuzhiyun			};
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun		crypto@30000 {
162*4882a593Smuzhiyun			compatible = "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
163*4882a593Smuzhiyun			reg = <0x30000 0x10000>;
164*4882a593Smuzhiyun			interrupts = <11 0x8>;
165*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
166*4882a593Smuzhiyun			fsl,num-channels = <1>;
167*4882a593Smuzhiyun			fsl,channel-fifo-len = <24>;
168*4882a593Smuzhiyun			fsl,exec-units-mask = <0x4c>;
169*4882a593Smuzhiyun			fsl,descriptor-types-mask = <0x0122003f>;
170*4882a593Smuzhiyun			sleep = <&pmc 0x03000000>;
171*4882a593Smuzhiyun		};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun		ipic: pic@700 {
174*4882a593Smuzhiyun			interrupt-controller;
175*4882a593Smuzhiyun			#address-cells = <0>;
176*4882a593Smuzhiyun			#interrupt-cells = <2>;
177*4882a593Smuzhiyun			reg = <0x700 0x100>;
178*4882a593Smuzhiyun			device_type = "ipic";
179*4882a593Smuzhiyun		};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun		par_io@1400 {
182*4882a593Smuzhiyun			reg = <0x1400 0x100>;
183*4882a593Smuzhiyun			device_type = "par_io";
184*4882a593Smuzhiyun			num-ports = <7>;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun			pio3: ucc_pin@3 {
187*4882a593Smuzhiyun				pio-map = <
188*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
189*4882a593Smuzhiyun					3  4  3  0  2  0  /* MDIO */
190*4882a593Smuzhiyun					3  5  1  0  2  0  /* MDC */
191*4882a593Smuzhiyun					0 13  2  0  1  0 	/* RX_CLK (CLK9) */
192*4882a593Smuzhiyun					3 24  2  0  1  0 	/* TX_CLK (CLK10) */
193*4882a593Smuzhiyun					1  0  1  0  1  0 	/* TxD0 */
194*4882a593Smuzhiyun					1  1  1  0  1  0 	/* TxD1 */
195*4882a593Smuzhiyun					1  2  1  0  1  0 	/* TxD2 */
196*4882a593Smuzhiyun					1  3  1  0  1  0 	/* TxD3 */
197*4882a593Smuzhiyun					1  4  2  0  1  0 	/* RxD0 */
198*4882a593Smuzhiyun					1  5  2  0  1  0 	/* RxD1 */
199*4882a593Smuzhiyun					1  6  2  0  1  0 	/* RxD2 */
200*4882a593Smuzhiyun					1  7  2  0  1  0 	/* RxD3 */
201*4882a593Smuzhiyun					1  8  2  0  1  0 	/* RX_ER */
202*4882a593Smuzhiyun					1  9  1  0  1  0 	/* TX_ER */
203*4882a593Smuzhiyun					1 10  2  0  1  0 	/* RX_DV */
204*4882a593Smuzhiyun					1 11  2  0  1  0 	/* COL */
205*4882a593Smuzhiyun					1 12  1  0  1  0 	/* TX_EN */
206*4882a593Smuzhiyun					1 13  2  0  1  0>;	/* CRS */
207*4882a593Smuzhiyun			};
208*4882a593Smuzhiyun			pio4: ucc_pin@4 {
209*4882a593Smuzhiyun				pio-map = <
210*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
211*4882a593Smuzhiyun					3 31  2  0  1  0 	/* RX_CLK (CLK7) */
212*4882a593Smuzhiyun					3  6  2  0  1  0 	/* TX_CLK (CLK8) */
213*4882a593Smuzhiyun					1 18  1  0  1  0 	/* TxD0 */
214*4882a593Smuzhiyun					1 19  1  0  1  0 	/* TxD1 */
215*4882a593Smuzhiyun					1 20  1  0  1  0 	/* TxD2 */
216*4882a593Smuzhiyun					1 21  1  0  1  0 	/* TxD3 */
217*4882a593Smuzhiyun					1 22  2  0  1  0 	/* RxD0 */
218*4882a593Smuzhiyun					1 23  2  0  1  0 	/* RxD1 */
219*4882a593Smuzhiyun					1 24  2  0  1  0 	/* RxD2 */
220*4882a593Smuzhiyun					1 25  2  0  1  0 	/* RxD3 */
221*4882a593Smuzhiyun					1 26  2  0  1  0 	/* RX_ER */
222*4882a593Smuzhiyun					1 27  1  0  1  0 	/* TX_ER */
223*4882a593Smuzhiyun					1 28  2  0  1  0 	/* RX_DV */
224*4882a593Smuzhiyun					1 29  2  0  1  0 	/* COL */
225*4882a593Smuzhiyun					1 30  1  0  1  0 	/* TX_EN */
226*4882a593Smuzhiyun					1 31  2  0  1  0>;	/* CRS */
227*4882a593Smuzhiyun			};
228*4882a593Smuzhiyun			pio5: ucc_pin@5 {
229*4882a593Smuzhiyun				pio-map = <
230*4882a593Smuzhiyun				/*
231*4882a593Smuzhiyun				 *    		      open       has
232*4882a593Smuzhiyun				 *   port  pin  dir  drain  sel  irq
233*4882a593Smuzhiyun				 */
234*4882a593Smuzhiyun					2    0    1      0    2    0  /* TxD5 */
235*4882a593Smuzhiyun					2    8    2      0    2    0  /* RxD5 */
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun					2   29    2      0    0    0  /* CTS5 */
238*4882a593Smuzhiyun					2   31    1      0    2    0  /* RTS5 */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun					2   24    2      0    0    0  /* CD */
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun				>;
243*4882a593Smuzhiyun			};
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun		};
246*4882a593Smuzhiyun	};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun	qe@e0100000 {
249*4882a593Smuzhiyun		#address-cells = <1>;
250*4882a593Smuzhiyun		#size-cells = <1>;
251*4882a593Smuzhiyun		device_type = "qe";
252*4882a593Smuzhiyun		compatible = "fsl,qe";
253*4882a593Smuzhiyun		ranges = <0x0 0xe0100000 0x00100000>;
254*4882a593Smuzhiyun		reg = <0xe0100000 0x480>;
255*4882a593Smuzhiyun		brg-frequency = <0>;
256*4882a593Smuzhiyun		bus-frequency = <198000000>;
257*4882a593Smuzhiyun		fsl,qe-num-riscs = <1>;
258*4882a593Smuzhiyun		fsl,qe-num-snums = <28>;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun		muram@10000 {
261*4882a593Smuzhiyun			#address-cells = <1>;
262*4882a593Smuzhiyun			#size-cells = <1>;
263*4882a593Smuzhiyun			compatible = "fsl,qe-muram", "fsl,cpm-muram";
264*4882a593Smuzhiyun			ranges = <0x0 0x00010000 0x00004000>;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun			data-only@0 {
267*4882a593Smuzhiyun				compatible = "fsl,qe-muram-data",
268*4882a593Smuzhiyun					     "fsl,cpm-muram-data";
269*4882a593Smuzhiyun				reg = <0x0 0x4000>;
270*4882a593Smuzhiyun			};
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun		spi@4c0 {
274*4882a593Smuzhiyun			cell-index = <0>;
275*4882a593Smuzhiyun			compatible = "fsl,spi";
276*4882a593Smuzhiyun			reg = <0x4c0 0x40>;
277*4882a593Smuzhiyun			interrupts = <2>;
278*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
279*4882a593Smuzhiyun			mode = "cpu";
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun		spi@500 {
283*4882a593Smuzhiyun			cell-index = <1>;
284*4882a593Smuzhiyun			compatible = "fsl,spi";
285*4882a593Smuzhiyun			reg = <0x500 0x40>;
286*4882a593Smuzhiyun			interrupts = <1>;
287*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
288*4882a593Smuzhiyun			mode = "cpu";
289*4882a593Smuzhiyun		};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun		usb@6c0 {
292*4882a593Smuzhiyun			compatible = "qe_udc";
293*4882a593Smuzhiyun			reg = <0x6c0 0x40 0x8b00 0x100>;
294*4882a593Smuzhiyun			interrupts = <11>;
295*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
296*4882a593Smuzhiyun			mode = "slave";
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		enet0: ucc@2200 {
300*4882a593Smuzhiyun			device_type = "network";
301*4882a593Smuzhiyun			compatible = "ucc_geth";
302*4882a593Smuzhiyun			cell-index = <3>;
303*4882a593Smuzhiyun			reg = <0x2200 0x200>;
304*4882a593Smuzhiyun			interrupts = <34>;
305*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
306*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
307*4882a593Smuzhiyun			rx-clock-name = "clk9";
308*4882a593Smuzhiyun			tx-clock-name = "clk10";
309*4882a593Smuzhiyun			phy-handle = <&phy3>;
310*4882a593Smuzhiyun			pio-handle = <&pio3>;
311*4882a593Smuzhiyun		};
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun		enet1: ucc@3200 {
314*4882a593Smuzhiyun			device_type = "network";
315*4882a593Smuzhiyun			compatible = "ucc_geth";
316*4882a593Smuzhiyun			cell-index = <4>;
317*4882a593Smuzhiyun			reg = <0x3200 0x200>;
318*4882a593Smuzhiyun			interrupts = <35>;
319*4882a593Smuzhiyun			interrupt-parent = <&qeic>;
320*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
321*4882a593Smuzhiyun			rx-clock-name = "clk7";
322*4882a593Smuzhiyun			tx-clock-name = "clk8";
323*4882a593Smuzhiyun			phy-handle = <&phy4>;
324*4882a593Smuzhiyun			pio-handle = <&pio4>;
325*4882a593Smuzhiyun		};
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun		ucc@2400 {
328*4882a593Smuzhiyun			device_type = "serial";
329*4882a593Smuzhiyun			compatible = "ucc_uart";
330*4882a593Smuzhiyun			cell-index = <5>;	/* The UCC number, 1-7*/
331*4882a593Smuzhiyun			port-number = <0>;	/* Which ttyQEx device */
332*4882a593Smuzhiyun			soft-uart;		/* We need Soft-UART */
333*4882a593Smuzhiyun			reg = <0x2400 0x200>;
334*4882a593Smuzhiyun			interrupts = <40>;	/* From Table 18-12 */
335*4882a593Smuzhiyun			interrupt-parent = < &qeic >;
336*4882a593Smuzhiyun			/*
337*4882a593Smuzhiyun			 * For Soft-UART, we need to set TX to 1X, which
338*4882a593Smuzhiyun			 * means specifying separate clock sources.
339*4882a593Smuzhiyun			 */
340*4882a593Smuzhiyun			rx-clock-name = "brg5";
341*4882a593Smuzhiyun			tx-clock-name = "brg6";
342*4882a593Smuzhiyun			pio-handle = < &pio5 >;
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun		mdio@2320 {
347*4882a593Smuzhiyun			#address-cells = <1>;
348*4882a593Smuzhiyun			#size-cells = <0>;
349*4882a593Smuzhiyun			reg = <0x2320 0x18>;
350*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun			phy3: ethernet-phy@3 {
353*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
354*4882a593Smuzhiyun				interrupts = <17 0x8>;
355*4882a593Smuzhiyun				reg = <0x3>;
356*4882a593Smuzhiyun			};
357*4882a593Smuzhiyun			phy4: ethernet-phy@4 {
358*4882a593Smuzhiyun				interrupt-parent = <&ipic>;
359*4882a593Smuzhiyun				interrupts = <18 0x8>;
360*4882a593Smuzhiyun				reg = <0x4>;
361*4882a593Smuzhiyun			};
362*4882a593Smuzhiyun		};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun		qeic: interrupt-controller@80 {
365*4882a593Smuzhiyun			interrupt-controller;
366*4882a593Smuzhiyun			compatible = "fsl,qe-ic";
367*4882a593Smuzhiyun			#address-cells = <0>;
368*4882a593Smuzhiyun			#interrupt-cells = <1>;
369*4882a593Smuzhiyun			reg = <0x80 0x80>;
370*4882a593Smuzhiyun			big-endian;
371*4882a593Smuzhiyun			interrupts = <32 0x8 33 0x8>; //high:32 low:33
372*4882a593Smuzhiyun			interrupt-parent = <&ipic>;
373*4882a593Smuzhiyun		};
374*4882a593Smuzhiyun	};
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun	pci0: pci@e0008500 {
377*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
378*4882a593Smuzhiyun		interrupt-map = <
379*4882a593Smuzhiyun				/* IDSEL 0x11 AD17 */
380*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x1 &ipic 20 0x8
381*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x2 &ipic 21 0x8
382*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x3 &ipic 22 0x8
383*4882a593Smuzhiyun				 0x8800 0x0 0x0 0x4 &ipic 23 0x8
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun				/* IDSEL 0x12 AD18 */
386*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x1 &ipic 22 0x8
387*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x2 &ipic 23 0x8
388*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x3 &ipic 20 0x8
389*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x4 &ipic 21 0x8
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun				/* IDSEL 0x13 AD19 */
392*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x1 &ipic 23 0x8
393*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x2 &ipic 20 0x8
394*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x3 &ipic 21 0x8
395*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x4 &ipic 22 0x8
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun				/* IDSEL 0x15 AD21*/
398*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x1 &ipic 20 0x8
399*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x2 &ipic 21 0x8
400*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x3 &ipic 22 0x8
401*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x4 &ipic 23 0x8
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun				/* IDSEL 0x16 AD22*/
404*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x1 &ipic 23 0x8
405*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x2 &ipic 20 0x8
406*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x3 &ipic 21 0x8
407*4882a593Smuzhiyun				 0xb000 0x0 0x0 0x4 &ipic 22 0x8
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun				/* IDSEL 0x17 AD23*/
410*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x1 &ipic 22 0x8
411*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x2 &ipic 23 0x8
412*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x3 &ipic 20 0x8
413*4882a593Smuzhiyun				 0xb800 0x0 0x0 0x4 &ipic 21 0x8
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun				/* IDSEL 0x18 AD24*/
416*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x1 &ipic 21 0x8
417*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x2 &ipic 22 0x8
418*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x3 &ipic 23 0x8
419*4882a593Smuzhiyun				 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
420*4882a593Smuzhiyun		interrupt-parent = <&ipic>;
421*4882a593Smuzhiyun		interrupts = <66 0x8>;
422*4882a593Smuzhiyun		bus-range = <0x0 0x0>;
423*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
424*4882a593Smuzhiyun			  0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
425*4882a593Smuzhiyun			  0x01000000 0x0 0x00000000 0xd0000000 0x0 0x00100000>;
426*4882a593Smuzhiyun		clock-frequency = <0>;
427*4882a593Smuzhiyun		#interrupt-cells = <1>;
428*4882a593Smuzhiyun		#size-cells = <2>;
429*4882a593Smuzhiyun		#address-cells = <3>;
430*4882a593Smuzhiyun		reg = <0xe0008500 0x100		/* internal registers */
431*4882a593Smuzhiyun		       0xe0008300 0x8>;		/* config space access registers */
432*4882a593Smuzhiyun		compatible = "fsl,mpc8349-pci";
433*4882a593Smuzhiyun		device_type = "pci";
434*4882a593Smuzhiyun		sleep = <&pmc 0x00010000>;
435*4882a593Smuzhiyun	};
436*4882a593Smuzhiyun};
437