1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8313E RDB Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2005, 2006, 2007 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "MPC8313ERDB"; 12*4882a593Smuzhiyun compatible = "MPC8313ERDB", "MPC831xRDB", "MPC83xxRDB"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun serial1 = &serial1; 21*4882a593Smuzhiyun pci0 = &pci0; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun cpus { 25*4882a593Smuzhiyun #address-cells = <1>; 26*4882a593Smuzhiyun #size-cells = <0>; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun PowerPC,8313@0 { 29*4882a593Smuzhiyun device_type = "cpu"; 30*4882a593Smuzhiyun reg = <0x0>; 31*4882a593Smuzhiyun d-cache-line-size = <32>; 32*4882a593Smuzhiyun i-cache-line-size = <32>; 33*4882a593Smuzhiyun d-cache-size = <16384>; 34*4882a593Smuzhiyun i-cache-size = <16384>; 35*4882a593Smuzhiyun timebase-frequency = <0>; // from bootloader 36*4882a593Smuzhiyun bus-frequency = <0>; // from bootloader 37*4882a593Smuzhiyun clock-frequency = <0>; // from bootloader 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun memory { 42*4882a593Smuzhiyun device_type = "memory"; 43*4882a593Smuzhiyun reg = <0x00000000 0x08000000>; // 128MB at 0 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun localbus@e0005000 { 47*4882a593Smuzhiyun #address-cells = <2>; 48*4882a593Smuzhiyun #size-cells = <1>; 49*4882a593Smuzhiyun compatible = "fsl,mpc8313-elbc", "fsl,elbc", "simple-bus"; 50*4882a593Smuzhiyun reg = <0xe0005000 0x1000>; 51*4882a593Smuzhiyun interrupts = <77 0x8>; 52*4882a593Smuzhiyun interrupt-parent = <&ipic>; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun // CS0 and CS1 are swapped when 55*4882a593Smuzhiyun // booting from nand, but the 56*4882a593Smuzhiyun // addresses are the same. 57*4882a593Smuzhiyun ranges = <0x0 0x0 0xfe000000 0x00800000 58*4882a593Smuzhiyun 0x1 0x0 0xe2800000 0x00008000 59*4882a593Smuzhiyun 0x2 0x0 0xf0000000 0x00020000 60*4882a593Smuzhiyun 0x3 0x0 0xfa000000 0x00008000>; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun flash@0,0 { 63*4882a593Smuzhiyun #address-cells = <1>; 64*4882a593Smuzhiyun #size-cells = <1>; 65*4882a593Smuzhiyun compatible = "cfi-flash"; 66*4882a593Smuzhiyun reg = <0x0 0x0 0x800000>; 67*4882a593Smuzhiyun bank-width = <2>; 68*4882a593Smuzhiyun device-width = <1>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun nand@1,0 { 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <1>; 74*4882a593Smuzhiyun compatible = "fsl,mpc8313-fcm-nand", 75*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 76*4882a593Smuzhiyun reg = <0x1 0x0 0x2000>; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun u-boot@0 { 79*4882a593Smuzhiyun reg = <0x0 0x100000>; 80*4882a593Smuzhiyun read-only; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun kernel@100000 { 84*4882a593Smuzhiyun reg = <0x100000 0x300000>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun fs@400000 { 88*4882a593Smuzhiyun reg = <0x400000 0x1c00000>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun soc8313@e0000000 { 94*4882a593Smuzhiyun #address-cells = <1>; 95*4882a593Smuzhiyun #size-cells = <1>; 96*4882a593Smuzhiyun device_type = "soc"; 97*4882a593Smuzhiyun compatible = "simple-bus"; 98*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x00100000>; 99*4882a593Smuzhiyun reg = <0xe0000000 0x00000200>; 100*4882a593Smuzhiyun bus-frequency = <0>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun wdt@200 { 103*4882a593Smuzhiyun device_type = "watchdog"; 104*4882a593Smuzhiyun compatible = "mpc83xx_wdt"; 105*4882a593Smuzhiyun reg = <0x200 0x100>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun sleep-nexus { 109*4882a593Smuzhiyun #address-cells = <1>; 110*4882a593Smuzhiyun #size-cells = <1>; 111*4882a593Smuzhiyun compatible = "simple-bus"; 112*4882a593Smuzhiyun sleep = <&pmc 0x03000000>; 113*4882a593Smuzhiyun ranges; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun i2c@3000 { 116*4882a593Smuzhiyun #address-cells = <1>; 117*4882a593Smuzhiyun #size-cells = <0>; 118*4882a593Smuzhiyun cell-index = <0>; 119*4882a593Smuzhiyun compatible = "fsl-i2c"; 120*4882a593Smuzhiyun reg = <0x3000 0x100>; 121*4882a593Smuzhiyun interrupts = <14 0x8>; 122*4882a593Smuzhiyun interrupt-parent = <&ipic>; 123*4882a593Smuzhiyun dfsrr; 124*4882a593Smuzhiyun rtc@68 { 125*4882a593Smuzhiyun compatible = "dallas,ds1339"; 126*4882a593Smuzhiyun reg = <0x68>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun crypto@30000 { 131*4882a593Smuzhiyun compatible = "fsl,sec2.2", "fsl,sec2.1", 132*4882a593Smuzhiyun "fsl,sec2.0"; 133*4882a593Smuzhiyun reg = <0x30000 0x10000>; 134*4882a593Smuzhiyun interrupts = <11 0x8>; 135*4882a593Smuzhiyun interrupt-parent = <&ipic>; 136*4882a593Smuzhiyun fsl,num-channels = <1>; 137*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 138*4882a593Smuzhiyun fsl,exec-units-mask = <0x4c>; 139*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x0122003f>; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun i2c@3100 { 144*4882a593Smuzhiyun #address-cells = <1>; 145*4882a593Smuzhiyun #size-cells = <0>; 146*4882a593Smuzhiyun cell-index = <1>; 147*4882a593Smuzhiyun compatible = "fsl-i2c"; 148*4882a593Smuzhiyun reg = <0x3100 0x100>; 149*4882a593Smuzhiyun interrupts = <15 0x8>; 150*4882a593Smuzhiyun interrupt-parent = <&ipic>; 151*4882a593Smuzhiyun dfsrr; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun spi@7000 { 155*4882a593Smuzhiyun cell-index = <0>; 156*4882a593Smuzhiyun compatible = "fsl,spi"; 157*4882a593Smuzhiyun reg = <0x7000 0x1000>; 158*4882a593Smuzhiyun interrupts = <16 0x8>; 159*4882a593Smuzhiyun interrupt-parent = <&ipic>; 160*4882a593Smuzhiyun mode = "cpu"; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* phy type (ULPI, UTMI, UTMI_WIDE, SERIAL) */ 164*4882a593Smuzhiyun usb@23000 { 165*4882a593Smuzhiyun compatible = "fsl-usb2-dr"; 166*4882a593Smuzhiyun reg = <0x23000 0x1000>; 167*4882a593Smuzhiyun #address-cells = <1>; 168*4882a593Smuzhiyun #size-cells = <0>; 169*4882a593Smuzhiyun interrupt-parent = <&ipic>; 170*4882a593Smuzhiyun interrupts = <38 0x8>; 171*4882a593Smuzhiyun phy_type = "utmi_wide"; 172*4882a593Smuzhiyun sleep = <&pmc 0x00300000>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun ptp_clock@24E00 { 176*4882a593Smuzhiyun compatible = "fsl,etsec-ptp"; 177*4882a593Smuzhiyun reg = <0x24E00 0xB0>; 178*4882a593Smuzhiyun interrupts = <12 0x8 13 0x8>; 179*4882a593Smuzhiyun interrupt-parent = < &ipic >; 180*4882a593Smuzhiyun fsl,tclk-period = <10>; 181*4882a593Smuzhiyun fsl,tmr-prsc = <100>; 182*4882a593Smuzhiyun fsl,tmr-add = <0x999999A4>; 183*4882a593Smuzhiyun fsl,tmr-fiper1 = <0x3B9AC9F6>; 184*4882a593Smuzhiyun fsl,tmr-fiper2 = <0x00018696>; 185*4882a593Smuzhiyun fsl,max-adj = <659999998>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun enet0: ethernet@24000 { 189*4882a593Smuzhiyun #address-cells = <1>; 190*4882a593Smuzhiyun #size-cells = <1>; 191*4882a593Smuzhiyun sleep = <&pmc 0x20000000>; 192*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun cell-index = <0>; 195*4882a593Smuzhiyun device_type = "network"; 196*4882a593Smuzhiyun model = "eTSEC"; 197*4882a593Smuzhiyun compatible = "gianfar"; 198*4882a593Smuzhiyun reg = <0x24000 0x1000>; 199*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 200*4882a593Smuzhiyun interrupts = <37 0x8 36 0x8 35 0x8>; 201*4882a593Smuzhiyun interrupt-parent = <&ipic>; 202*4882a593Smuzhiyun tbi-handle = < &tbi0 >; 203*4882a593Smuzhiyun /* Vitesse 7385 isn't on the MDIO bus */ 204*4882a593Smuzhiyun fixed-link = <1 1 1000 0 0>; 205*4882a593Smuzhiyun fsl,magic-packet; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun mdio@520 { 208*4882a593Smuzhiyun #address-cells = <1>; 209*4882a593Smuzhiyun #size-cells = <0>; 210*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 211*4882a593Smuzhiyun reg = <0x520 0x20>; 212*4882a593Smuzhiyun phy4: ethernet-phy@4 { 213*4882a593Smuzhiyun interrupt-parent = <&ipic>; 214*4882a593Smuzhiyun interrupts = <20 0x8>; 215*4882a593Smuzhiyun reg = <0x4>; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun tbi0: tbi-phy@11 { 218*4882a593Smuzhiyun reg = <0x11>; 219*4882a593Smuzhiyun device_type = "tbi-phy"; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun enet1: ethernet@25000 { 225*4882a593Smuzhiyun #address-cells = <1>; 226*4882a593Smuzhiyun #size-cells = <1>; 227*4882a593Smuzhiyun cell-index = <1>; 228*4882a593Smuzhiyun device_type = "network"; 229*4882a593Smuzhiyun model = "eTSEC"; 230*4882a593Smuzhiyun compatible = "gianfar"; 231*4882a593Smuzhiyun reg = <0x25000 0x1000>; 232*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 233*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 234*4882a593Smuzhiyun interrupts = <34 0x8 33 0x8 32 0x8>; 235*4882a593Smuzhiyun interrupt-parent = <&ipic>; 236*4882a593Smuzhiyun tbi-handle = < &tbi1 >; 237*4882a593Smuzhiyun phy-handle = < &phy4 >; 238*4882a593Smuzhiyun sleep = <&pmc 0x10000000>; 239*4882a593Smuzhiyun fsl,magic-packet; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun mdio@520 { 242*4882a593Smuzhiyun #address-cells = <1>; 243*4882a593Smuzhiyun #size-cells = <0>; 244*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 245*4882a593Smuzhiyun reg = <0x520 0x20>; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun tbi1: tbi-phy@11 { 248*4882a593Smuzhiyun reg = <0x11>; 249*4882a593Smuzhiyun device_type = "tbi-phy"; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun serial0: serial@4500 { 257*4882a593Smuzhiyun cell-index = <0>; 258*4882a593Smuzhiyun device_type = "serial"; 259*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 260*4882a593Smuzhiyun reg = <0x4500 0x100>; 261*4882a593Smuzhiyun clock-frequency = <0>; 262*4882a593Smuzhiyun interrupts = <9 0x8>; 263*4882a593Smuzhiyun interrupt-parent = <&ipic>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun serial1: serial@4600 { 267*4882a593Smuzhiyun cell-index = <1>; 268*4882a593Smuzhiyun device_type = "serial"; 269*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 270*4882a593Smuzhiyun reg = <0x4600 0x100>; 271*4882a593Smuzhiyun clock-frequency = <0>; 272*4882a593Smuzhiyun interrupts = <10 0x8>; 273*4882a593Smuzhiyun interrupt-parent = <&ipic>; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* IPIC 277*4882a593Smuzhiyun * interrupts cell = <intr #, sense> 278*4882a593Smuzhiyun * sense values match linux IORESOURCE_IRQ_* defines: 279*4882a593Smuzhiyun * sense == 8: Level, low assertion 280*4882a593Smuzhiyun * sense == 2: Edge, high-to-low change 281*4882a593Smuzhiyun */ 282*4882a593Smuzhiyun ipic: pic@700 { 283*4882a593Smuzhiyun interrupt-controller; 284*4882a593Smuzhiyun #address-cells = <0>; 285*4882a593Smuzhiyun #interrupt-cells = <2>; 286*4882a593Smuzhiyun reg = <0x700 0x100>; 287*4882a593Smuzhiyun device_type = "ipic"; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun pmc: power@b00 { 291*4882a593Smuzhiyun compatible = "fsl,mpc8313-pmc", "fsl,mpc8349-pmc"; 292*4882a593Smuzhiyun reg = <0xb00 0x100 0xa00 0x100>; 293*4882a593Smuzhiyun interrupts = <80 8>; 294*4882a593Smuzhiyun interrupt-parent = <&ipic>; 295*4882a593Smuzhiyun fsl,mpc8313-wakeup-timer = <>m1>; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* Remove this (or change to "okay") if you have 298*4882a593Smuzhiyun * a REVA3 or later board, if you apply one of the 299*4882a593Smuzhiyun * workarounds listed in section 8.5 of the board 300*4882a593Smuzhiyun * manual, or if you are adapting this device tree 301*4882a593Smuzhiyun * to a different board. 302*4882a593Smuzhiyun */ 303*4882a593Smuzhiyun status = "fail"; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun gtm1: timer@500 { 307*4882a593Smuzhiyun compatible = "fsl,mpc8313-gtm", "fsl,gtm"; 308*4882a593Smuzhiyun reg = <0x500 0x100>; 309*4882a593Smuzhiyun interrupts = <90 8 78 8 84 8 72 8>; 310*4882a593Smuzhiyun interrupt-parent = <&ipic>; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun timer@600 { 314*4882a593Smuzhiyun compatible = "fsl,mpc8313-gtm", "fsl,gtm"; 315*4882a593Smuzhiyun reg = <0x600 0x100>; 316*4882a593Smuzhiyun interrupts = <91 8 79 8 85 8 73 8>; 317*4882a593Smuzhiyun interrupt-parent = <&ipic>; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun sleep-nexus { 322*4882a593Smuzhiyun #address-cells = <1>; 323*4882a593Smuzhiyun #size-cells = <1>; 324*4882a593Smuzhiyun compatible = "simple-bus"; 325*4882a593Smuzhiyun sleep = <&pmc 0x00010000>; 326*4882a593Smuzhiyun ranges; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun pci0: pci@e0008500 { 329*4882a593Smuzhiyun cell-index = <1>; 330*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 331*4882a593Smuzhiyun interrupt-map = < 332*4882a593Smuzhiyun /* IDSEL 0x0E -mini PCI */ 333*4882a593Smuzhiyun 0x7000 0x0 0x0 0x1 &ipic 18 0x8 334*4882a593Smuzhiyun 0x7000 0x0 0x0 0x2 &ipic 18 0x8 335*4882a593Smuzhiyun 0x7000 0x0 0x0 0x3 &ipic 18 0x8 336*4882a593Smuzhiyun 0x7000 0x0 0x0 0x4 &ipic 18 0x8 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun /* IDSEL 0x0F - PCI slot */ 339*4882a593Smuzhiyun 0x7800 0x0 0x0 0x1 &ipic 17 0x8 340*4882a593Smuzhiyun 0x7800 0x0 0x0 0x2 &ipic 18 0x8 341*4882a593Smuzhiyun 0x7800 0x0 0x0 0x3 &ipic 17 0x8 342*4882a593Smuzhiyun 0x7800 0x0 0x0 0x4 &ipic 18 0x8>; 343*4882a593Smuzhiyun interrupt-parent = <&ipic>; 344*4882a593Smuzhiyun interrupts = <66 0x8>; 345*4882a593Smuzhiyun bus-range = <0x0 0x0>; 346*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 347*4882a593Smuzhiyun 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 348*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>; 349*4882a593Smuzhiyun clock-frequency = <66666666>; 350*4882a593Smuzhiyun #interrupt-cells = <1>; 351*4882a593Smuzhiyun #size-cells = <2>; 352*4882a593Smuzhiyun #address-cells = <3>; 353*4882a593Smuzhiyun reg = <0xe0008500 0x100 /* internal registers */ 354*4882a593Smuzhiyun 0xe0008300 0x8>; /* config space access registers */ 355*4882a593Smuzhiyun compatible = "fsl,mpc8349-pci"; 356*4882a593Smuzhiyun device_type = "pci"; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun dma@82a8 { 360*4882a593Smuzhiyun #address-cells = <1>; 361*4882a593Smuzhiyun #size-cells = <1>; 362*4882a593Smuzhiyun compatible = "fsl,mpc8313-dma", "fsl,elo-dma"; 363*4882a593Smuzhiyun reg = <0xe00082a8 4>; 364*4882a593Smuzhiyun ranges = <0 0xe0008100 0x1a8>; 365*4882a593Smuzhiyun interrupt-parent = <&ipic>; 366*4882a593Smuzhiyun interrupts = <71 8>; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun dma-channel@0 { 369*4882a593Smuzhiyun compatible = "fsl,mpc8313-dma-channel", 370*4882a593Smuzhiyun "fsl,elo-dma-channel"; 371*4882a593Smuzhiyun reg = <0 0x28>; 372*4882a593Smuzhiyun interrupt-parent = <&ipic>; 373*4882a593Smuzhiyun interrupts = <71 8>; 374*4882a593Smuzhiyun cell-index = <0>; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun dma-channel@80 { 378*4882a593Smuzhiyun compatible = "fsl,mpc8313-dma-channel", 379*4882a593Smuzhiyun "fsl,elo-dma-channel"; 380*4882a593Smuzhiyun reg = <0x80 0x28>; 381*4882a593Smuzhiyun interrupt-parent = <&ipic>; 382*4882a593Smuzhiyun interrupts = <71 8>; 383*4882a593Smuzhiyun cell-index = <1>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun dma-channel@100 { 387*4882a593Smuzhiyun compatible = "fsl,mpc8313-dma-channel", 388*4882a593Smuzhiyun "fsl,elo-dma-channel"; 389*4882a593Smuzhiyun reg = <0x100 0x28>; 390*4882a593Smuzhiyun interrupt-parent = <&ipic>; 391*4882a593Smuzhiyun interrupts = <71 8>; 392*4882a593Smuzhiyun cell-index = <2>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun dma-channel@180 { 396*4882a593Smuzhiyun compatible = "fsl,mpc8313-dma-channel", 397*4882a593Smuzhiyun "fsl,elo-dma-channel"; 398*4882a593Smuzhiyun reg = <0x180 0x28>; 399*4882a593Smuzhiyun interrupt-parent = <&ipic>; 400*4882a593Smuzhiyun interrupts = <71 8>; 401*4882a593Smuzhiyun cell-index = <3>; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun}; 406