1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8308RDB Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2009 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun * Copyright 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun compatible = "fsl,mpc8308rdb"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun serial1 = &serial1; 21*4882a593Smuzhiyun pci0 = &pci0; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun cpus { 25*4882a593Smuzhiyun #address-cells = <1>; 26*4882a593Smuzhiyun #size-cells = <0>; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun PowerPC,8308@0 { 29*4882a593Smuzhiyun device_type = "cpu"; 30*4882a593Smuzhiyun reg = <0x0>; 31*4882a593Smuzhiyun d-cache-line-size = <32>; 32*4882a593Smuzhiyun i-cache-line-size = <32>; 33*4882a593Smuzhiyun d-cache-size = <16384>; 34*4882a593Smuzhiyun i-cache-size = <16384>; 35*4882a593Smuzhiyun timebase-frequency = <0>; // from bootloader 36*4882a593Smuzhiyun bus-frequency = <0>; // from bootloader 37*4882a593Smuzhiyun clock-frequency = <0>; // from bootloader 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun memory { 42*4882a593Smuzhiyun device_type = "memory"; 43*4882a593Smuzhiyun reg = <0x00000000 0x08000000>; // 128MB at 0 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun localbus@e0005000 { 47*4882a593Smuzhiyun #address-cells = <2>; 48*4882a593Smuzhiyun #size-cells = <1>; 49*4882a593Smuzhiyun compatible = "fsl,mpc8315-elbc", "fsl,elbc", "simple-bus"; 50*4882a593Smuzhiyun reg = <0xe0005000 0x1000>; 51*4882a593Smuzhiyun interrupts = <77 0x8>; 52*4882a593Smuzhiyun interrupt-parent = <&ipic>; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun // CS0 and CS1 are swapped when 55*4882a593Smuzhiyun // booting from nand, but the 56*4882a593Smuzhiyun // addresses are the same. 57*4882a593Smuzhiyun ranges = <0x0 0x0 0xfe000000 0x00800000 58*4882a593Smuzhiyun 0x1 0x0 0xe0600000 0x00002000 59*4882a593Smuzhiyun 0x2 0x0 0xf0000000 0x00020000 60*4882a593Smuzhiyun 0x3 0x0 0xfa000000 0x00008000>; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun flash@0,0 { 63*4882a593Smuzhiyun #address-cells = <1>; 64*4882a593Smuzhiyun #size-cells = <1>; 65*4882a593Smuzhiyun compatible = "cfi-flash"; 66*4882a593Smuzhiyun reg = <0x0 0x0 0x800000>; 67*4882a593Smuzhiyun bank-width = <2>; 68*4882a593Smuzhiyun device-width = <1>; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun u-boot@0 { 71*4882a593Smuzhiyun reg = <0x0 0x60000>; 72*4882a593Smuzhiyun read-only; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun env@60000 { 75*4882a593Smuzhiyun reg = <0x60000 0x10000>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun env1@70000 { 78*4882a593Smuzhiyun reg = <0x70000 0x10000>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun kernel@80000 { 81*4882a593Smuzhiyun reg = <0x80000 0x200000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun dtb@280000 { 84*4882a593Smuzhiyun reg = <0x280000 0x10000>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun ramdisk@290000 { 87*4882a593Smuzhiyun reg = <0x290000 0x570000>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun nand@1,0 { 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <1>; 94*4882a593Smuzhiyun compatible = "fsl,mpc8315-fcm-nand", 95*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 96*4882a593Smuzhiyun reg = <0x1 0x0 0x2000>; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun jffs2@0 { 99*4882a593Smuzhiyun reg = <0x0 0x2000000>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun immr@e0000000 { 105*4882a593Smuzhiyun #address-cells = <1>; 106*4882a593Smuzhiyun #size-cells = <1>; 107*4882a593Smuzhiyun device_type = "soc"; 108*4882a593Smuzhiyun compatible = "fsl,mpc8308-immr", "simple-bus"; 109*4882a593Smuzhiyun ranges = <0 0xe0000000 0x00100000>; 110*4882a593Smuzhiyun reg = <0xe0000000 0x00000200>; 111*4882a593Smuzhiyun bus-frequency = <0>; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun i2c@3000 { 114*4882a593Smuzhiyun #address-cells = <1>; 115*4882a593Smuzhiyun #size-cells = <0>; 116*4882a593Smuzhiyun cell-index = <0>; 117*4882a593Smuzhiyun compatible = "fsl-i2c"; 118*4882a593Smuzhiyun reg = <0x3000 0x100>; 119*4882a593Smuzhiyun interrupts = <14 0x8>; 120*4882a593Smuzhiyun interrupt-parent = <&ipic>; 121*4882a593Smuzhiyun dfsrr; 122*4882a593Smuzhiyun rtc@68 { 123*4882a593Smuzhiyun compatible = "dallas,ds1339"; 124*4882a593Smuzhiyun reg = <0x68>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun usb@23000 { 129*4882a593Smuzhiyun compatible = "fsl-usb2-dr"; 130*4882a593Smuzhiyun reg = <0x23000 0x1000>; 131*4882a593Smuzhiyun #address-cells = <1>; 132*4882a593Smuzhiyun #size-cells = <0>; 133*4882a593Smuzhiyun interrupt-parent = <&ipic>; 134*4882a593Smuzhiyun interrupts = <38 0x8>; 135*4882a593Smuzhiyun dr_mode = "peripheral"; 136*4882a593Smuzhiyun phy_type = "ulpi"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun enet0: ethernet@24000 { 140*4882a593Smuzhiyun #address-cells = <1>; 141*4882a593Smuzhiyun #size-cells = <1>; 142*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun cell-index = <0>; 145*4882a593Smuzhiyun device_type = "network"; 146*4882a593Smuzhiyun model = "eTSEC"; 147*4882a593Smuzhiyun compatible = "gianfar"; 148*4882a593Smuzhiyun reg = <0x24000 0x1000>; 149*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 150*4882a593Smuzhiyun interrupts = <32 0x8 33 0x8 34 0x8>; 151*4882a593Smuzhiyun interrupt-parent = <&ipic>; 152*4882a593Smuzhiyun tbi-handle = < &tbi0 >; 153*4882a593Smuzhiyun phy-handle = < &phy2 >; 154*4882a593Smuzhiyun fsl,magic-packet; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun mdio@520 { 157*4882a593Smuzhiyun #address-cells = <1>; 158*4882a593Smuzhiyun #size-cells = <0>; 159*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 160*4882a593Smuzhiyun reg = <0x520 0x20>; 161*4882a593Smuzhiyun phy2: ethernet-phy@2 { 162*4882a593Smuzhiyun interrupt-parent = <&ipic>; 163*4882a593Smuzhiyun interrupts = <17 0x8>; 164*4882a593Smuzhiyun reg = <0x2>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun tbi0: tbi-phy@11 { 167*4882a593Smuzhiyun reg = <0x11>; 168*4882a593Smuzhiyun device_type = "tbi-phy"; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun enet1: ethernet@25000 { 174*4882a593Smuzhiyun #address-cells = <1>; 175*4882a593Smuzhiyun #size-cells = <1>; 176*4882a593Smuzhiyun cell-index = <1>; 177*4882a593Smuzhiyun device_type = "network"; 178*4882a593Smuzhiyun model = "eTSEC"; 179*4882a593Smuzhiyun compatible = "gianfar"; 180*4882a593Smuzhiyun reg = <0x25000 0x1000>; 181*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 182*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 183*4882a593Smuzhiyun interrupts = <35 0x8 36 0x8 37 0x8>; 184*4882a593Smuzhiyun interrupt-parent = <&ipic>; 185*4882a593Smuzhiyun tbi-handle = < &tbi1 >; 186*4882a593Smuzhiyun /* Vitesse 7385 isn't on the MDIO bus */ 187*4882a593Smuzhiyun fixed-link = <1 1 1000 0 0>; 188*4882a593Smuzhiyun fsl,magic-packet; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun mdio@520 { 191*4882a593Smuzhiyun #address-cells = <1>; 192*4882a593Smuzhiyun #size-cells = <0>; 193*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 194*4882a593Smuzhiyun reg = <0x520 0x20>; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun tbi1: tbi-phy@11 { 197*4882a593Smuzhiyun reg = <0x11>; 198*4882a593Smuzhiyun device_type = "tbi-phy"; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun serial0: serial@4500 { 204*4882a593Smuzhiyun cell-index = <0>; 205*4882a593Smuzhiyun device_type = "serial"; 206*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 207*4882a593Smuzhiyun reg = <0x4500 0x100>; 208*4882a593Smuzhiyun clock-frequency = <133333333>; 209*4882a593Smuzhiyun interrupts = <9 0x8>; 210*4882a593Smuzhiyun interrupt-parent = <&ipic>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun serial1: serial@4600 { 214*4882a593Smuzhiyun cell-index = <1>; 215*4882a593Smuzhiyun device_type = "serial"; 216*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 217*4882a593Smuzhiyun reg = <0x4600 0x100>; 218*4882a593Smuzhiyun clock-frequency = <133333333>; 219*4882a593Smuzhiyun interrupts = <10 0x8>; 220*4882a593Smuzhiyun interrupt-parent = <&ipic>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun gpio@c00 { 224*4882a593Smuzhiyun #gpio-cells = <2>; 225*4882a593Smuzhiyun device_type = "gpio"; 226*4882a593Smuzhiyun compatible = "fsl,mpc8308-gpio", "fsl,mpc8349-gpio"; 227*4882a593Smuzhiyun reg = <0xc00 0x18>; 228*4882a593Smuzhiyun interrupts = <74 0x8>; 229*4882a593Smuzhiyun interrupt-parent = <&ipic>; 230*4882a593Smuzhiyun gpio-controller; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* IPIC 234*4882a593Smuzhiyun * interrupts cell = <intr #, sense> 235*4882a593Smuzhiyun * sense values match linux IORESOURCE_IRQ_* defines: 236*4882a593Smuzhiyun * sense == 8: Level, low assertion 237*4882a593Smuzhiyun * sense == 2: Edge, high-to-low change 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun ipic: interrupt-controller@700 { 240*4882a593Smuzhiyun compatible = "fsl,ipic"; 241*4882a593Smuzhiyun interrupt-controller; 242*4882a593Smuzhiyun #address-cells = <0>; 243*4882a593Smuzhiyun #interrupt-cells = <2>; 244*4882a593Smuzhiyun reg = <0x700 0x100>; 245*4882a593Smuzhiyun device_type = "ipic"; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun ipic-msi@7c0 { 249*4882a593Smuzhiyun compatible = "fsl,ipic-msi"; 250*4882a593Smuzhiyun reg = <0x7c0 0x40>; 251*4882a593Smuzhiyun msi-available-ranges = <0x0 0x100>; 252*4882a593Smuzhiyun interrupts = < 0x43 0x8 253*4882a593Smuzhiyun 0x4 0x8 254*4882a593Smuzhiyun 0x51 0x8 255*4882a593Smuzhiyun 0x52 0x8 256*4882a593Smuzhiyun 0x56 0x8 257*4882a593Smuzhiyun 0x57 0x8 258*4882a593Smuzhiyun 0x58 0x8 259*4882a593Smuzhiyun 0x59 0x8 >; 260*4882a593Smuzhiyun interrupt-parent = < &ipic >; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun dma@2c000 { 264*4882a593Smuzhiyun compatible = "fsl,mpc8308-dma"; 265*4882a593Smuzhiyun reg = <0x2c000 0x1800>; 266*4882a593Smuzhiyun interrupts = <3 0x8 267*4882a593Smuzhiyun 94 0x8>; 268*4882a593Smuzhiyun interrupt-parent = < &ipic >; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun pci0: pcie@e0009000 { 274*4882a593Smuzhiyun #address-cells = <3>; 275*4882a593Smuzhiyun #size-cells = <2>; 276*4882a593Smuzhiyun #interrupt-cells = <1>; 277*4882a593Smuzhiyun device_type = "pci"; 278*4882a593Smuzhiyun compatible = "fsl,mpc8308-pcie", "fsl,mpc8314-pcie"; 279*4882a593Smuzhiyun reg = <0xe0009000 0x00001000 280*4882a593Smuzhiyun 0xb0000000 0x01000000>; 281*4882a593Smuzhiyun ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000 282*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xb1000000 0 0x00800000>; 283*4882a593Smuzhiyun bus-range = <0 0>; 284*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 285*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &ipic 1 8 286*4882a593Smuzhiyun 0 0 0 2 &ipic 1 8 287*4882a593Smuzhiyun 0 0 0 3 &ipic 1 8 288*4882a593Smuzhiyun 0 0 0 4 &ipic 1 8>; 289*4882a593Smuzhiyun interrupts = <0x1 0x8>; 290*4882a593Smuzhiyun interrupt-parent = <&ipic>; 291*4882a593Smuzhiyun clock-frequency = <0>; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun pcie@0 { 294*4882a593Smuzhiyun #address-cells = <3>; 295*4882a593Smuzhiyun #size-cells = <2>; 296*4882a593Smuzhiyun device_type = "pci"; 297*4882a593Smuzhiyun reg = <0 0 0 0 0>; 298*4882a593Smuzhiyun ranges = <0x02000000 0 0xa0000000 299*4882a593Smuzhiyun 0x02000000 0 0xa0000000 300*4882a593Smuzhiyun 0 0x10000000 301*4882a593Smuzhiyun 0x01000000 0 0x00000000 302*4882a593Smuzhiyun 0x01000000 0 0x00000000 303*4882a593Smuzhiyun 0 0x00800000>; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun}; 307