1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Lite5200 board Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2006-2007 Secret Lab Technologies Ltd. 6*4882a593Smuzhiyun * Grant Likely <grant.likely@secretlab.ca> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "fsl,lite5200"; 13*4882a593Smuzhiyun compatible = "fsl,lite5200"; 14*4882a593Smuzhiyun #address-cells = <1>; 15*4882a593Smuzhiyun #size-cells = <1>; 16*4882a593Smuzhiyun interrupt-parent = <&mpc5200_pic>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun cpus { 19*4882a593Smuzhiyun #address-cells = <1>; 20*4882a593Smuzhiyun #size-cells = <0>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun PowerPC,5200@0 { 23*4882a593Smuzhiyun device_type = "cpu"; 24*4882a593Smuzhiyun reg = <0>; 25*4882a593Smuzhiyun d-cache-line-size = <32>; 26*4882a593Smuzhiyun i-cache-line-size = <32>; 27*4882a593Smuzhiyun d-cache-size = <0x4000>; // L1, 16K 28*4882a593Smuzhiyun i-cache-size = <0x4000>; // L1, 16K 29*4882a593Smuzhiyun timebase-frequency = <0>; // from bootloader 30*4882a593Smuzhiyun bus-frequency = <0>; // from bootloader 31*4882a593Smuzhiyun clock-frequency = <0>; // from bootloader 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun memory@0 { 36*4882a593Smuzhiyun device_type = "memory"; 37*4882a593Smuzhiyun reg = <0x00000000 0x04000000>; // 64MB 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun soc5200@f0000000 { 41*4882a593Smuzhiyun #address-cells = <1>; 42*4882a593Smuzhiyun #size-cells = <1>; 43*4882a593Smuzhiyun compatible = "fsl,mpc5200-immr"; 44*4882a593Smuzhiyun ranges = <0 0xf0000000 0x0000c000>; 45*4882a593Smuzhiyun reg = <0xf0000000 0x00000100>; 46*4882a593Smuzhiyun bus-frequency = <0>; // from bootloader 47*4882a593Smuzhiyun system-frequency = <0>; // from bootloader 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun cdm@200 { 50*4882a593Smuzhiyun compatible = "fsl,mpc5200-cdm"; 51*4882a593Smuzhiyun reg = <0x200 0x38>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun mpc5200_pic: interrupt-controller@500 { 55*4882a593Smuzhiyun // 5200 interrupts are encoded into two levels; 56*4882a593Smuzhiyun interrupt-controller; 57*4882a593Smuzhiyun #interrupt-cells = <3>; 58*4882a593Smuzhiyun compatible = "fsl,mpc5200-pic"; 59*4882a593Smuzhiyun reg = <0x500 0x80>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun timer@600 { // General Purpose Timer 63*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 64*4882a593Smuzhiyun reg = <0x600 0x10>; 65*4882a593Smuzhiyun interrupts = <1 9 0>; 66*4882a593Smuzhiyun fsl,has-wdt; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun timer@610 { // General Purpose Timer 70*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 71*4882a593Smuzhiyun reg = <0x610 0x10>; 72*4882a593Smuzhiyun interrupts = <1 10 0>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun timer@620 { // General Purpose Timer 76*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 77*4882a593Smuzhiyun reg = <0x620 0x10>; 78*4882a593Smuzhiyun interrupts = <1 11 0>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun timer@630 { // General Purpose Timer 82*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 83*4882a593Smuzhiyun reg = <0x630 0x10>; 84*4882a593Smuzhiyun interrupts = <1 12 0>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun timer@640 { // General Purpose Timer 88*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 89*4882a593Smuzhiyun reg = <0x640 0x10>; 90*4882a593Smuzhiyun interrupts = <1 13 0>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun timer@650 { // General Purpose Timer 94*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 95*4882a593Smuzhiyun reg = <0x650 0x10>; 96*4882a593Smuzhiyun interrupts = <1 14 0>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun timer@660 { // General Purpose Timer 100*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 101*4882a593Smuzhiyun reg = <0x660 0x10>; 102*4882a593Smuzhiyun interrupts = <1 15 0>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun timer@670 { // General Purpose Timer 106*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 107*4882a593Smuzhiyun reg = <0x670 0x10>; 108*4882a593Smuzhiyun interrupts = <1 16 0>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun rtc@800 { // Real time clock 112*4882a593Smuzhiyun compatible = "fsl,mpc5200-rtc"; 113*4882a593Smuzhiyun reg = <0x800 0x100>; 114*4882a593Smuzhiyun interrupts = <1 5 0 1 6 0>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun can@900 { 118*4882a593Smuzhiyun compatible = "fsl,mpc5200-mscan"; 119*4882a593Smuzhiyun interrupts = <2 17 0>; 120*4882a593Smuzhiyun reg = <0x900 0x80>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun can@980 { 124*4882a593Smuzhiyun compatible = "fsl,mpc5200-mscan"; 125*4882a593Smuzhiyun interrupts = <2 18 0>; 126*4882a593Smuzhiyun reg = <0x980 0x80>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun gpio@b00 { 130*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpio"; 131*4882a593Smuzhiyun reg = <0xb00 0x40>; 132*4882a593Smuzhiyun interrupts = <1 7 0>; 133*4882a593Smuzhiyun gpio-controller; 134*4882a593Smuzhiyun #gpio-cells = <2>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun gpio@c00 { 138*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpio-wkup"; 139*4882a593Smuzhiyun reg = <0xc00 0x40>; 140*4882a593Smuzhiyun interrupts = <1 8 0 0 3 0>; 141*4882a593Smuzhiyun gpio-controller; 142*4882a593Smuzhiyun #gpio-cells = <2>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun spi@f00 { 146*4882a593Smuzhiyun compatible = "fsl,mpc5200-spi"; 147*4882a593Smuzhiyun reg = <0xf00 0x20>; 148*4882a593Smuzhiyun interrupts = <2 13 0 2 14 0>; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun usb@1000 { 152*4882a593Smuzhiyun compatible = "fsl,mpc5200-ohci","ohci-be"; 153*4882a593Smuzhiyun reg = <0x1000 0xff>; 154*4882a593Smuzhiyun interrupts = <2 6 0>; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun dma-controller@1200 { 158*4882a593Smuzhiyun compatible = "fsl,mpc5200-bestcomm"; 159*4882a593Smuzhiyun reg = <0x1200 0x80>; 160*4882a593Smuzhiyun interrupts = <3 0 0 3 1 0 3 2 0 3 3 0 161*4882a593Smuzhiyun 3 4 0 3 5 0 3 6 0 3 7 0 162*4882a593Smuzhiyun 3 8 0 3 9 0 3 10 0 3 11 0 163*4882a593Smuzhiyun 3 12 0 3 13 0 3 14 0 3 15 0>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun xlb@1f00 { 167*4882a593Smuzhiyun compatible = "fsl,mpc5200-xlb"; 168*4882a593Smuzhiyun reg = <0x1f00 0x100>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun serial@2000 { // PSC1 172*4882a593Smuzhiyun compatible = "fsl,mpc5200-psc-uart"; 173*4882a593Smuzhiyun cell-index = <0>; 174*4882a593Smuzhiyun reg = <0x2000 0x100>; 175*4882a593Smuzhiyun interrupts = <2 1 0>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun // PSC2 in ac97 mode example 179*4882a593Smuzhiyun //ac97@2200 { // PSC2 180*4882a593Smuzhiyun // compatible = "fsl,mpc5200-psc-ac97"; 181*4882a593Smuzhiyun // cell-index = <1>; 182*4882a593Smuzhiyun // reg = <0x2200 0x100>; 183*4882a593Smuzhiyun // interrupts = <2 2 0>; 184*4882a593Smuzhiyun //}; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun // PSC3 in CODEC mode example 187*4882a593Smuzhiyun //i2s@2400 { // PSC3 188*4882a593Smuzhiyun // compatible = "fsl,mpc5200-psc-i2s"; 189*4882a593Smuzhiyun // cell-index = <2>; 190*4882a593Smuzhiyun // reg = <0x2400 0x100>; 191*4882a593Smuzhiyun // interrupts = <2 3 0>; 192*4882a593Smuzhiyun //}; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun // PSC4 in uart mode example 195*4882a593Smuzhiyun //serial@2600 { // PSC4 196*4882a593Smuzhiyun // compatible = "fsl,mpc5200-psc-uart"; 197*4882a593Smuzhiyun // cell-index = <3>; 198*4882a593Smuzhiyun // reg = <0x2600 0x100>; 199*4882a593Smuzhiyun // interrupts = <2 11 0>; 200*4882a593Smuzhiyun //}; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun // PSC5 in uart mode example 203*4882a593Smuzhiyun //serial@2800 { // PSC5 204*4882a593Smuzhiyun // compatible = "fsl,mpc5200-psc-uart"; 205*4882a593Smuzhiyun // cell-index = <4>; 206*4882a593Smuzhiyun // reg = <0x2800 0x100>; 207*4882a593Smuzhiyun // interrupts = <2 12 0>; 208*4882a593Smuzhiyun //}; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun // PSC6 in spi mode example 211*4882a593Smuzhiyun //spi@2c00 { // PSC6 212*4882a593Smuzhiyun // compatible = "fsl,mpc5200-psc-spi"; 213*4882a593Smuzhiyun // cell-index = <5>; 214*4882a593Smuzhiyun // reg = <0x2c00 0x100>; 215*4882a593Smuzhiyun // interrupts = <2 4 0>; 216*4882a593Smuzhiyun //}; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun ethernet@3000 { 219*4882a593Smuzhiyun compatible = "fsl,mpc5200-fec"; 220*4882a593Smuzhiyun reg = <0x3000 0x400>; 221*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 222*4882a593Smuzhiyun interrupts = <2 5 0>; 223*4882a593Smuzhiyun phy-handle = <&phy0>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun mdio@3000 { 227*4882a593Smuzhiyun #address-cells = <1>; 228*4882a593Smuzhiyun #size-cells = <0>; 229*4882a593Smuzhiyun compatible = "fsl,mpc5200-mdio"; 230*4882a593Smuzhiyun reg = <0x3000 0x400>; // fec range, since we need to setup fec interrupts 231*4882a593Smuzhiyun interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co. 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun phy0: ethernet-phy@0 { 234*4882a593Smuzhiyun reg = <0>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun ata@3a00 { 239*4882a593Smuzhiyun compatible = "fsl,mpc5200-ata"; 240*4882a593Smuzhiyun reg = <0x3a00 0x100>; 241*4882a593Smuzhiyun interrupts = <2 7 0>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun i2c@3d00 { 245*4882a593Smuzhiyun #address-cells = <1>; 246*4882a593Smuzhiyun #size-cells = <0>; 247*4882a593Smuzhiyun compatible = "fsl,mpc5200-i2c","fsl-i2c"; 248*4882a593Smuzhiyun reg = <0x3d00 0x40>; 249*4882a593Smuzhiyun interrupts = <2 15 0>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun i2c@3d40 { 253*4882a593Smuzhiyun #address-cells = <1>; 254*4882a593Smuzhiyun #size-cells = <0>; 255*4882a593Smuzhiyun compatible = "fsl,mpc5200-i2c","fsl-i2c"; 256*4882a593Smuzhiyun reg = <0x3d40 0x40>; 257*4882a593Smuzhiyun interrupts = <2 16 0>; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun eeprom@50 { 260*4882a593Smuzhiyun compatible = "atmel,24c02"; 261*4882a593Smuzhiyun reg = <0x50>; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun sram@8000 { 266*4882a593Smuzhiyun compatible = "fsl,mpc5200-sram"; 267*4882a593Smuzhiyun reg = <0x8000 0x4000>; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun pci@f0000d00 { 272*4882a593Smuzhiyun #interrupt-cells = <1>; 273*4882a593Smuzhiyun #size-cells = <2>; 274*4882a593Smuzhiyun #address-cells = <3>; 275*4882a593Smuzhiyun device_type = "pci"; 276*4882a593Smuzhiyun compatible = "fsl,mpc5200-pci"; 277*4882a593Smuzhiyun reg = <0xf0000d00 0x100>; 278*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 279*4882a593Smuzhiyun interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3 280*4882a593Smuzhiyun 0xc000 0 0 2 &mpc5200_pic 0 0 3 281*4882a593Smuzhiyun 0xc000 0 0 3 &mpc5200_pic 0 0 3 282*4882a593Smuzhiyun 0xc000 0 0 4 &mpc5200_pic 0 0 3>; 283*4882a593Smuzhiyun clock-frequency = <0>; // From boot loader 284*4882a593Smuzhiyun interrupts = <2 8 0 2 9 0 2 10 0>; 285*4882a593Smuzhiyun bus-range = <0 0>; 286*4882a593Smuzhiyun ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000 287*4882a593Smuzhiyun 0x02000000 0 0xa0000000 0xa0000000 0 0x10000000 288*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xb0000000 0 0x01000000>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun localbus { 292*4882a593Smuzhiyun compatible = "fsl,mpc5200-lpb","simple-bus"; 293*4882a593Smuzhiyun #address-cells = <2>; 294*4882a593Smuzhiyun #size-cells = <1>; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun ranges = <0 0 0xff000000 0x01000000>; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun flash@0,0 { 299*4882a593Smuzhiyun compatible = "amd,am29lv652d", "cfi-flash"; 300*4882a593Smuzhiyun reg = <0 0 0x01000000>; 301*4882a593Smuzhiyun bank-width = <1>; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun}; 305