1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * T4240RDB Device Tree Source 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2014 - 2015 Freescale Semiconductor Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 8*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 10*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 13*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the 14*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 15*4882a593Smuzhiyun * derived from this software without specific prior written permission. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the 19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software 20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any 21*4882a593Smuzhiyun * later version. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun/include/ "t4240si-pre.dtsi" 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun/ { 38*4882a593Smuzhiyun model = "fsl,T4240RDB"; 39*4882a593Smuzhiyun compatible = "fsl,T4240RDB"; 40*4882a593Smuzhiyun #address-cells = <2>; 41*4882a593Smuzhiyun #size-cells = <2>; 42*4882a593Smuzhiyun interrupt-parent = <&mpic>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun aliases { 45*4882a593Smuzhiyun sgmii_phy21 = &sgmiiphy21; 46*4882a593Smuzhiyun sgmii_phy22 = &sgmiiphy22; 47*4882a593Smuzhiyun sgmii_phy23 = &sgmiiphy23; 48*4882a593Smuzhiyun sgmii_phy24 = &sgmiiphy24; 49*4882a593Smuzhiyun sgmii_phy41 = &sgmiiphy41; 50*4882a593Smuzhiyun sgmii_phy42 = &sgmiiphy42; 51*4882a593Smuzhiyun sgmii_phy43 = &sgmiiphy43; 52*4882a593Smuzhiyun sgmii_phy44 = &sgmiiphy44; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun ifc: localbus@ffe124000 { 56*4882a593Smuzhiyun reg = <0xf 0xfe124000 0 0x2000>; 57*4882a593Smuzhiyun ranges = <0 0 0xf 0xe8000000 0x08000000 58*4882a593Smuzhiyun 2 0 0xf 0xff800000 0x00010000 59*4882a593Smuzhiyun 3 0 0xf 0xffdf0000 0x00008000>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun nor@0,0 { 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <1>; 64*4882a593Smuzhiyun compatible = "cfi-flash"; 65*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun bank-width = <2>; 68*4882a593Smuzhiyun device-width = <1>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun nand@2,0 { 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <1>; 74*4882a593Smuzhiyun compatible = "fsl,ifc-nand"; 75*4882a593Smuzhiyun reg = <0x2 0x0 0x10000>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun memory { 80*4882a593Smuzhiyun device_type = "memory"; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun reserved-memory { 84*4882a593Smuzhiyun #address-cells = <2>; 85*4882a593Smuzhiyun #size-cells = <2>; 86*4882a593Smuzhiyun ranges; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun bman_fbpr: bman-fbpr { 89*4882a593Smuzhiyun size = <0 0x1000000>; 90*4882a593Smuzhiyun alignment = <0 0x1000000>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun qman_fqd: qman-fqd { 93*4882a593Smuzhiyun size = <0 0x400000>; 94*4882a593Smuzhiyun alignment = <0 0x400000>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun qman_pfdr: qman-pfdr { 97*4882a593Smuzhiyun size = <0 0x2000000>; 98*4882a593Smuzhiyun alignment = <0 0x2000000>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun dcsr: dcsr@f00000000 { 103*4882a593Smuzhiyun ranges = <0x00000000 0xf 0x00000000 0x01072000>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun bportals: bman-portals@ff4000000 { 107*4882a593Smuzhiyun ranges = <0x0 0xf 0xf4000000 0x2000000>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun qportals: qman-portals@ff6000000 { 111*4882a593Smuzhiyun ranges = <0x0 0xf 0xf6000000 0x2000000>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun soc: soc@ffe000000 { 115*4882a593Smuzhiyun ranges = <0x00000000 0xf 0xfe000000 0x1000000>; 116*4882a593Smuzhiyun reg = <0xf 0xfe000000 0 0x00001000>; 117*4882a593Smuzhiyun spi@110000 { 118*4882a593Smuzhiyun flash@0 { 119*4882a593Smuzhiyun #address-cells = <1>; 120*4882a593Smuzhiyun #size-cells = <1>; 121*4882a593Smuzhiyun compatible = "sst,sst25wf040", "jedec,spi-nor"; 122*4882a593Smuzhiyun reg = <0>; 123*4882a593Smuzhiyun spi-max-frequency = <40000000>; /* input clock */ 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun i2c@118000 { 128*4882a593Smuzhiyun hwmon@2f { 129*4882a593Smuzhiyun compatible = "winbond,w83793"; 130*4882a593Smuzhiyun reg = <0x2f>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun eeprom@52 { 133*4882a593Smuzhiyun compatible = "atmel,24c256"; 134*4882a593Smuzhiyun reg = <0x52>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun eeprom@54 { 137*4882a593Smuzhiyun compatible = "atmel,24c256"; 138*4882a593Smuzhiyun reg = <0x54>; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun eeprom@56 { 141*4882a593Smuzhiyun compatible = "atmel,24c256"; 142*4882a593Smuzhiyun reg = <0x56>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun rtc@68 { 145*4882a593Smuzhiyun compatible = "dallas,ds1374"; 146*4882a593Smuzhiyun reg = <0x68>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun sdhc@114000 { 151*4882a593Smuzhiyun voltage-ranges = <1800 1800 3300 3300>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun fman@400000 { 155*4882a593Smuzhiyun ethernet@e0000 { 156*4882a593Smuzhiyun phy-handle = <&sgmiiphy21>; 157*4882a593Smuzhiyun phy-connection-type = "sgmii"; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun ethernet@e2000 { 161*4882a593Smuzhiyun phy-handle = <&sgmiiphy22>; 162*4882a593Smuzhiyun phy-connection-type = "sgmii"; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun ethernet@e4000 { 166*4882a593Smuzhiyun phy-handle = <&sgmiiphy23>; 167*4882a593Smuzhiyun phy-connection-type = "sgmii"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun ethernet@e6000 { 171*4882a593Smuzhiyun phy-handle = <&sgmiiphy24>; 172*4882a593Smuzhiyun phy-connection-type = "sgmii"; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun ethernet@e8000 { 176*4882a593Smuzhiyun status = "disabled"; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun ethernet@ea000 { 180*4882a593Smuzhiyun status = "disabled"; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun ethernet@f0000 { 184*4882a593Smuzhiyun phy-handle = <&xfiphy1>; 185*4882a593Smuzhiyun phy-connection-type = "xgmii"; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun ethernet@f2000 { 189*4882a593Smuzhiyun phy-handle = <&xfiphy2>; 190*4882a593Smuzhiyun phy-connection-type = "xgmii"; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun fman@500000 { 195*4882a593Smuzhiyun ethernet@e0000 { 196*4882a593Smuzhiyun phy-handle = <&sgmiiphy41>; 197*4882a593Smuzhiyun phy-connection-type = "sgmii"; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun ethernet@e2000 { 201*4882a593Smuzhiyun phy-handle = <&sgmiiphy42>; 202*4882a593Smuzhiyun phy-connection-type = "sgmii"; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun ethernet@e4000 { 206*4882a593Smuzhiyun phy-handle = <&sgmiiphy43>; 207*4882a593Smuzhiyun phy-connection-type = "sgmii"; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun ethernet@e6000 { 211*4882a593Smuzhiyun phy-handle = <&sgmiiphy44>; 212*4882a593Smuzhiyun phy-connection-type = "sgmii"; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun ethernet@e8000 { 216*4882a593Smuzhiyun status = "disabled"; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun ethernet@ea000 { 220*4882a593Smuzhiyun status = "disabled"; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun ethernet@f0000 { 224*4882a593Smuzhiyun phy-handle = <&xfiphy3>; 225*4882a593Smuzhiyun phy-connection-type = "xgmii"; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun ethernet@f2000 { 229*4882a593Smuzhiyun phy-handle = <&xfiphy4>; 230*4882a593Smuzhiyun phy-connection-type = "xgmii"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun mdio@fc000 { 234*4882a593Smuzhiyun sgmiiphy21: ethernet-phy@0 { 235*4882a593Smuzhiyun reg = <0x0>; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun sgmiiphy22: ethernet-phy@1 { 239*4882a593Smuzhiyun reg = <0x1>; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun sgmiiphy23: ethernet-phy@2 { 243*4882a593Smuzhiyun reg = <0x2>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun sgmiiphy24: ethernet-phy@3 { 247*4882a593Smuzhiyun reg = <0x3>; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun sgmiiphy41: ethernet-phy@4 { 251*4882a593Smuzhiyun reg = <0x4>; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun sgmiiphy42: ethernet-phy@5 { 255*4882a593Smuzhiyun reg = <0x5>; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun sgmiiphy43: ethernet-phy@6 { 259*4882a593Smuzhiyun reg = <0x6>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun sgmiiphy44: ethernet-phy@7 { 263*4882a593Smuzhiyun reg = <0x7>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun mdio@fd000 { 268*4882a593Smuzhiyun xfiphy1: ethernet-phy@10 { 269*4882a593Smuzhiyun compatible = "ethernet-phy-id13e5.1002"; 270*4882a593Smuzhiyun reg = <0x10>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun xfiphy2: ethernet-phy@11 { 274*4882a593Smuzhiyun compatible = "ethernet-phy-id13e5.1002"; 275*4882a593Smuzhiyun reg = <0x11>; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun xfiphy3: ethernet-phy@13 { 279*4882a593Smuzhiyun compatible = "ethernet-phy-id13e5.1002"; 280*4882a593Smuzhiyun reg = <0x13>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun xfiphy4: ethernet-phy@12 { 284*4882a593Smuzhiyun compatible = "ethernet-phy-id13e5.1002"; 285*4882a593Smuzhiyun reg = <0x12>; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun pci0: pcie@ffe240000 { 292*4882a593Smuzhiyun reg = <0xf 0xfe240000 0 0x10000>; 293*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000 294*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>; 295*4882a593Smuzhiyun pcie@0 { 296*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 297*4882a593Smuzhiyun 0x02000000 0 0xe0000000 298*4882a593Smuzhiyun 0 0x20000000 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun 0x01000000 0 0x00000000 301*4882a593Smuzhiyun 0x01000000 0 0x00000000 302*4882a593Smuzhiyun 0 0x00010000>; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun pci1: pcie@ffe250000 { 307*4882a593Smuzhiyun reg = <0xf 0xfe250000 0 0x10000>; 308*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 309*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>; 310*4882a593Smuzhiyun pcie@0 { 311*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 312*4882a593Smuzhiyun 0x02000000 0 0xe0000000 313*4882a593Smuzhiyun 0 0x20000000 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun 0x01000000 0 0x00000000 316*4882a593Smuzhiyun 0x01000000 0 0x00000000 317*4882a593Smuzhiyun 0 0x00010000>; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun pci2: pcie@ffe260000 { 322*4882a593Smuzhiyun reg = <0xf 0xfe260000 0 0x1000>; 323*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000 324*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>; 325*4882a593Smuzhiyun pcie@0 { 326*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 327*4882a593Smuzhiyun 0x02000000 0 0xe0000000 328*4882a593Smuzhiyun 0 0x20000000 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun 0x01000000 0 0x00000000 331*4882a593Smuzhiyun 0x01000000 0 0x00000000 332*4882a593Smuzhiyun 0 0x00010000>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun pci3: pcie@ffe270000 { 337*4882a593Smuzhiyun reg = <0xf 0xfe270000 0 0x10000>; 338*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000 339*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>; 340*4882a593Smuzhiyun pcie@0 { 341*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 342*4882a593Smuzhiyun 0x02000000 0 0xe0000000 343*4882a593Smuzhiyun 0 0x20000000 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun 0x01000000 0 0x00000000 346*4882a593Smuzhiyun 0x01000000 0 0x00000000 347*4882a593Smuzhiyun 0 0x00010000>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun rio: rapidio@ffe0c0000 { 352*4882a593Smuzhiyun reg = <0xf 0xfe0c0000 0 0x11000>; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun port1 { 355*4882a593Smuzhiyun ranges = <0 0 0xc 0x20000000 0 0x10000000>; 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun port2 { 358*4882a593Smuzhiyun ranges = <0 0 0xc 0x30000000 0 0x10000000>; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun}; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun/include/ "t4240si-post.dtsi" 364