1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * T4240QDS Device Tree Source 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2012 - 2015 Freescale Semiconductor Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 8*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 10*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 13*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the 14*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 15*4882a593Smuzhiyun * derived from this software without specific prior written permission. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the 19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software 20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any 21*4882a593Smuzhiyun * later version. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun/include/ "t4240si-pre.dtsi" 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun/ { 38*4882a593Smuzhiyun model = "fsl,T4240QDS"; 39*4882a593Smuzhiyun compatible = "fsl,T4240QDS"; 40*4882a593Smuzhiyun #address-cells = <2>; 41*4882a593Smuzhiyun #size-cells = <2>; 42*4882a593Smuzhiyun interrupt-parent = <&mpic>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun aliases{ 45*4882a593Smuzhiyun phy_rgmii1 = &phyrgmii1; 46*4882a593Smuzhiyun phy_rgmii2 = &phyrgmii2; 47*4882a593Smuzhiyun phy_sgmii3 = &phy3; 48*4882a593Smuzhiyun phy_sgmii4 = &phy4; 49*4882a593Smuzhiyun phy_sgmii11 = &phy11; 50*4882a593Smuzhiyun phy_sgmii12 = &phy12; 51*4882a593Smuzhiyun sgmii_phy11 = &sgmiiphy11; 52*4882a593Smuzhiyun sgmii_phy12 = &sgmiiphy12; 53*4882a593Smuzhiyun sgmii_phy13 = &sgmiiphy13; 54*4882a593Smuzhiyun sgmii_phy14 = &sgmiiphy14; 55*4882a593Smuzhiyun sgmii_phy21 = &sgmiiphy21; 56*4882a593Smuzhiyun sgmii_phy22 = &sgmiiphy22; 57*4882a593Smuzhiyun sgmii_phy23 = &sgmiiphy23; 58*4882a593Smuzhiyun sgmii_phy24 = &sgmiiphy24; 59*4882a593Smuzhiyun sgmii_phy31 = &sgmiiphy31; 60*4882a593Smuzhiyun sgmii_phy32 = &sgmiiphy32; 61*4882a593Smuzhiyun sgmii_phy33 = &sgmiiphy33; 62*4882a593Smuzhiyun sgmii_phy34 = &sgmiiphy34; 63*4882a593Smuzhiyun sgmii_phy41 = &sgmiiphy41; 64*4882a593Smuzhiyun sgmii_phy42 = &sgmiiphy42; 65*4882a593Smuzhiyun sgmii_phy43 = &sgmiiphy43; 66*4882a593Smuzhiyun sgmii_phy44 = &sgmiiphy44; 67*4882a593Smuzhiyun phy_xfi1 = &xfiphy1; 68*4882a593Smuzhiyun phy_xfi2 = &xfiphy2; 69*4882a593Smuzhiyun phy_xfi3 = &xfiphy3; 70*4882a593Smuzhiyun phy_xfi4 = &xfiphy4; 71*4882a593Smuzhiyun xfi_pcs_mdio1 = &xfimdio0; 72*4882a593Smuzhiyun xfi_pcs_mdio2 = &xfimdio1; 73*4882a593Smuzhiyun xfi_pcs_mdio3 = &xfimdio2; 74*4882a593Smuzhiyun xfi_pcs_mdio4 = &xfimdio3; 75*4882a593Smuzhiyun emi1_rgmii = &t4240mdio0; 76*4882a593Smuzhiyun emi1_slot1 = &t4240mdio1; 77*4882a593Smuzhiyun emi1_slot2 = &t4240mdio2; 78*4882a593Smuzhiyun emi1_slot3 = &t4240mdio3; 79*4882a593Smuzhiyun emi1_slot4 = &t4240mdio4; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun ifc: localbus@ffe124000 { 83*4882a593Smuzhiyun reg = <0xf 0xfe124000 0 0x2000>; 84*4882a593Smuzhiyun ranges = <0 0 0xf 0xe8000000 0x08000000 85*4882a593Smuzhiyun 2 0 0xf 0xff800000 0x00010000 86*4882a593Smuzhiyun 3 0 0xf 0xffdf0000 0x00008000>; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun nor@0,0 { 89*4882a593Smuzhiyun #address-cells = <1>; 90*4882a593Smuzhiyun #size-cells = <1>; 91*4882a593Smuzhiyun compatible = "cfi-flash"; 92*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun bank-width = <2>; 95*4882a593Smuzhiyun device-width = <1>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun nand@2,0 { 99*4882a593Smuzhiyun #address-cells = <1>; 100*4882a593Smuzhiyun #size-cells = <1>; 101*4882a593Smuzhiyun compatible = "fsl,ifc-nand"; 102*4882a593Smuzhiyun reg = <0x2 0x0 0x10000>; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun partition@0 { 105*4882a593Smuzhiyun /* This location must not be altered */ 106*4882a593Smuzhiyun /* 1MB for u-boot Bootloader Image */ 107*4882a593Smuzhiyun reg = <0x0 0x00100000>; 108*4882a593Smuzhiyun label = "NAND U-Boot Image"; 109*4882a593Smuzhiyun read-only; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun partition@100000 { 113*4882a593Smuzhiyun /* 1MB for DTB Image */ 114*4882a593Smuzhiyun reg = <0x00100000 0x00100000>; 115*4882a593Smuzhiyun label = "NAND DTB Image"; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun partition@200000 { 119*4882a593Smuzhiyun /* 10MB for Linux Kernel Image */ 120*4882a593Smuzhiyun reg = <0x00200000 0x00A00000>; 121*4882a593Smuzhiyun label = "NAND Linux Kernel Image"; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun partition@C00000 { 125*4882a593Smuzhiyun /* 500MB for Root file System Image */ 126*4882a593Smuzhiyun reg = <0x00c00000 0x1F400000>; 127*4882a593Smuzhiyun label = "NAND RFS Image"; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun board-control@3,0 { 132*4882a593Smuzhiyun #address-cells = <1>; 133*4882a593Smuzhiyun #size-cells = <1>; 134*4882a593Smuzhiyun compatible = "fsl,t4240qds-fpga", "fsl,fpga-qixis"; 135*4882a593Smuzhiyun reg = <3 0 0x300>; 136*4882a593Smuzhiyun ranges = <0 3 0 0x300>; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun mdio-mux-emi1 { 139*4882a593Smuzhiyun #address-cells = <1>; 140*4882a593Smuzhiyun #size-cells = <0>; 141*4882a593Smuzhiyun compatible = "mdio-mux-mmioreg", "mdio-mux"; 142*4882a593Smuzhiyun mdio-parent-bus = <&mdio1>; 143*4882a593Smuzhiyun reg = <0x54 1>; 144*4882a593Smuzhiyun mux-mask = <0xe0>; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun t4240mdio0: mdio@0 { 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <0>; 149*4882a593Smuzhiyun reg = <0>; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun phyrgmii1: ethernet-phy@1 { 152*4882a593Smuzhiyun reg = <0x1>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun phyrgmii2: ethernet-phy@2 { 156*4882a593Smuzhiyun reg = <0x2>; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun t4240mdio1: mdio@20 { 161*4882a593Smuzhiyun #address-cells = <1>; 162*4882a593Smuzhiyun #size-cells = <0>; 163*4882a593Smuzhiyun reg = <0x20>; 164*4882a593Smuzhiyun status = "disabled"; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun phy1: ethernet-phy@0 { 167*4882a593Smuzhiyun reg = <0x0>; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun phy2: ethernet-phy@1 { 171*4882a593Smuzhiyun reg = <0x1>; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun phy3: ethernet-phy@2 { 175*4882a593Smuzhiyun reg = <0x2>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun phy4: ethernet-phy@3 { 179*4882a593Smuzhiyun reg = <0x3>; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun sgmiiphy11: ethernet-phy@1c { 183*4882a593Smuzhiyun reg = <0x1c>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun sgmiiphy12: ethernet-phy@1d { 187*4882a593Smuzhiyun reg = <0x1d>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun sgmiiphy13: ethernet-phy@1e { 191*4882a593Smuzhiyun reg = <0x1e>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun sgmiiphy14: ethernet-phy@1f { 195*4882a593Smuzhiyun reg = <0x1f>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun t4240mdio2: mdio@40 { 200*4882a593Smuzhiyun #address-cells = <1>; 201*4882a593Smuzhiyun #size-cells = <0>; 202*4882a593Smuzhiyun reg = <0x40>; 203*4882a593Smuzhiyun status = "disabled"; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun phy5: ethernet-phy@4 { 206*4882a593Smuzhiyun reg = <0x4>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun phy6: ethernet-phy@5 { 210*4882a593Smuzhiyun reg = <0x5>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun phy7: ethernet-phy@6 { 214*4882a593Smuzhiyun reg = <0x6>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun phy8: ethernet-phy@7 { 218*4882a593Smuzhiyun reg = <0x7>; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun sgmiiphy21: ethernet-phy@1c { 222*4882a593Smuzhiyun reg = <0x1c>; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun sgmiiphy22: ethernet-phy@1d { 226*4882a593Smuzhiyun reg = <0x1d>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun sgmiiphy23: ethernet-phy@1e { 230*4882a593Smuzhiyun reg = <0x1e>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun sgmiiphy24: ethernet-phy@1f { 234*4882a593Smuzhiyun reg = <0x1f>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun t4240mdio3: mdio@60 { 239*4882a593Smuzhiyun #address-cells = <1>; 240*4882a593Smuzhiyun #size-cells = <0>; 241*4882a593Smuzhiyun reg = <0x60>; 242*4882a593Smuzhiyun status = "disabled"; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun phy9: ethernet-phy@8 { 245*4882a593Smuzhiyun reg = <0x8>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun phy10: ethernet-phy@9 { 249*4882a593Smuzhiyun reg = <0x9>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun phy11: ethernet-phy@a { 253*4882a593Smuzhiyun reg = <0xa>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun phy12: ethernet-phy@b { 257*4882a593Smuzhiyun reg = <0xb>; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun sgmiiphy31: ethernet-phy@1c { 261*4882a593Smuzhiyun reg = <0x1c>; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun sgmiiphy32: ethernet-phy@1d { 265*4882a593Smuzhiyun reg = <0x1d>; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun sgmiiphy33: ethernet-phy@1e { 269*4882a593Smuzhiyun reg = <0x1e>; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun sgmiiphy34: ethernet-phy@1f { 273*4882a593Smuzhiyun reg = <0x1f>; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun t4240mdio4: mdio@80 { 278*4882a593Smuzhiyun #address-cells = <1>; 279*4882a593Smuzhiyun #size-cells = <0>; 280*4882a593Smuzhiyun reg = <0x80>; 281*4882a593Smuzhiyun status = "disabled"; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun phy13: ethernet-phy@c { 284*4882a593Smuzhiyun reg = <0xc>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun phy14: ethernet-phy@d { 288*4882a593Smuzhiyun reg = <0xd>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun phy15: ethernet-phy@e { 292*4882a593Smuzhiyun reg = <0xe>; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun phy16: ethernet-phy@f { 296*4882a593Smuzhiyun reg = <0xf>; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun sgmiiphy41: ethernet-phy@1c { 300*4882a593Smuzhiyun reg = <0x1c>; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun sgmiiphy42: ethernet-phy@1d { 304*4882a593Smuzhiyun reg = <0x1d>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun sgmiiphy43: ethernet-phy@1e { 308*4882a593Smuzhiyun reg = <0x1e>; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun sgmiiphy44: ethernet-phy@1f { 312*4882a593Smuzhiyun reg = <0x1f>; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun memory { 320*4882a593Smuzhiyun device_type = "memory"; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun reserved-memory { 324*4882a593Smuzhiyun #address-cells = <2>; 325*4882a593Smuzhiyun #size-cells = <2>; 326*4882a593Smuzhiyun ranges; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun bman_fbpr: bman-fbpr { 329*4882a593Smuzhiyun size = <0 0x1000000>; 330*4882a593Smuzhiyun alignment = <0 0x1000000>; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun qman_fqd: qman-fqd { 333*4882a593Smuzhiyun size = <0 0x400000>; 334*4882a593Smuzhiyun alignment = <0 0x400000>; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun qman_pfdr: qman-pfdr { 337*4882a593Smuzhiyun size = <0 0x2000000>; 338*4882a593Smuzhiyun alignment = <0 0x2000000>; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun dcsr: dcsr@f00000000 { 343*4882a593Smuzhiyun ranges = <0x00000000 0xf 0x00000000 0x01072000>; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun bportals: bman-portals@ff4000000 { 347*4882a593Smuzhiyun ranges = <0x0 0xf 0xf4000000 0x2000000>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun qportals: qman-portals@ff6000000 { 351*4882a593Smuzhiyun ranges = <0x0 0xf 0xf6000000 0x2000000>; 352*4882a593Smuzhiyun }; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun soc: soc@ffe000000 { 355*4882a593Smuzhiyun ranges = <0x00000000 0xf 0xfe000000 0x1000000>; 356*4882a593Smuzhiyun reg = <0xf 0xfe000000 0 0x00001000>; 357*4882a593Smuzhiyun spi@110000 { 358*4882a593Smuzhiyun flash@0 { 359*4882a593Smuzhiyun #address-cells = <1>; 360*4882a593Smuzhiyun #size-cells = <1>; 361*4882a593Smuzhiyun compatible = "sst,sst25wf040", "jedec,spi-nor"; 362*4882a593Smuzhiyun reg = <0>; 363*4882a593Smuzhiyun spi-max-frequency = <40000000>; /* input clock */ 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun i2c@118000 { 368*4882a593Smuzhiyun mux@77 { 369*4882a593Smuzhiyun compatible = "nxp,pca9547"; 370*4882a593Smuzhiyun reg = <0x77>; 371*4882a593Smuzhiyun #address-cells = <1>; 372*4882a593Smuzhiyun #size-cells = <0>; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun i2c@0 { 375*4882a593Smuzhiyun #address-cells = <1>; 376*4882a593Smuzhiyun #size-cells = <0>; 377*4882a593Smuzhiyun reg = <0>; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun eeprom@51 { 380*4882a593Smuzhiyun compatible = "atmel,24c256"; 381*4882a593Smuzhiyun reg = <0x51>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun eeprom@52 { 384*4882a593Smuzhiyun compatible = "atmel,24c256"; 385*4882a593Smuzhiyun reg = <0x52>; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun eeprom@53 { 388*4882a593Smuzhiyun compatible = "atmel,24c256"; 389*4882a593Smuzhiyun reg = <0x53>; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun eeprom@54 { 392*4882a593Smuzhiyun compatible = "atmel,24c256"; 393*4882a593Smuzhiyun reg = <0x54>; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun eeprom@55 { 396*4882a593Smuzhiyun compatible = "atmel,24c256"; 397*4882a593Smuzhiyun reg = <0x55>; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun eeprom@56 { 400*4882a593Smuzhiyun compatible = "atmel,24c256"; 401*4882a593Smuzhiyun reg = <0x56>; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun rtc@68 { 404*4882a593Smuzhiyun compatible = "dallas,ds3232"; 405*4882a593Smuzhiyun reg = <0x68>; 406*4882a593Smuzhiyun interrupts = <0x1 0x1 0 0>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun i2c@2 { 411*4882a593Smuzhiyun #address-cells = <1>; 412*4882a593Smuzhiyun #size-cells = <0>; 413*4882a593Smuzhiyun reg = <0x2>; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun ina220@40 { 416*4882a593Smuzhiyun compatible = "ti,ina220"; 417*4882a593Smuzhiyun reg = <0x40>; 418*4882a593Smuzhiyun shunt-resistor = <1000>; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun ina220@41 { 422*4882a593Smuzhiyun compatible = "ti,ina220"; 423*4882a593Smuzhiyun reg = <0x41>; 424*4882a593Smuzhiyun shunt-resistor = <1000>; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun ina220@44 { 428*4882a593Smuzhiyun compatible = "ti,ina220"; 429*4882a593Smuzhiyun reg = <0x44>; 430*4882a593Smuzhiyun shunt-resistor = <1000>; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun ina220@45 { 434*4882a593Smuzhiyun compatible = "ti,ina220"; 435*4882a593Smuzhiyun reg = <0x45>; 436*4882a593Smuzhiyun shunt-resistor = <1000>; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun ina220@46 { 440*4882a593Smuzhiyun compatible = "ti,ina220"; 441*4882a593Smuzhiyun reg = <0x46>; 442*4882a593Smuzhiyun shunt-resistor = <1000>; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun ina220@47 { 446*4882a593Smuzhiyun compatible = "ti,ina220"; 447*4882a593Smuzhiyun reg = <0x47>; 448*4882a593Smuzhiyun shunt-resistor = <1000>; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun sdhc@114000 { 455*4882a593Smuzhiyun voltage-ranges = <1800 1800 3300 3300>; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun fman@400000 { 459*4882a593Smuzhiyun port@83000 { 460*4882a593Smuzhiyun status = "disabled"; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun port@84000 { 464*4882a593Smuzhiyun status = "disabled"; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun port@85000 { 468*4882a593Smuzhiyun status = "disabled"; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun port@86000 { 472*4882a593Smuzhiyun status = "disabled"; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun 475*4882a593Smuzhiyun port@87000 { 476*4882a593Smuzhiyun status = "disabled"; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun ethernet@e0000 { 480*4882a593Smuzhiyun phy-handle = <&phy5>; 481*4882a593Smuzhiyun phy-connection-type = "sgmii"; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun ethernet@e2000 { 485*4882a593Smuzhiyun phy-handle = <&phy6>; 486*4882a593Smuzhiyun phy-connection-type = "sgmii"; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun ethernet@e4000 { 490*4882a593Smuzhiyun phy-handle = <&phy7>; 491*4882a593Smuzhiyun phy-connection-type = "sgmii"; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun ethernet@e6000 { 495*4882a593Smuzhiyun phy-handle = <&phy8>; 496*4882a593Smuzhiyun phy-connection-type = "sgmii"; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun ethernet@e8000 { 500*4882a593Smuzhiyun phy-handle = <&phyrgmii2>; 501*4882a593Smuzhiyun phy-connection-type = "rgmii"; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun ethernet@ea000 { 505*4882a593Smuzhiyun phy-handle = <&phy2>; 506*4882a593Smuzhiyun phy-connection-type = "sgmii"; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun ethernet@f0000 { 510*4882a593Smuzhiyun phy-handle = <&xauiphy1>; 511*4882a593Smuzhiyun phy-connection-type = "xgmii"; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun ethernet@f2000 { 515*4882a593Smuzhiyun phy-handle = <&xauiphy2>; 516*4882a593Smuzhiyun phy-connection-type = "xgmii"; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun xfimdio0: mdio@f1000 { 520*4882a593Smuzhiyun status = "disabled"; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun xfiphy1: ethernet-phy@0 { 523*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 524*4882a593Smuzhiyun reg = <0x0>; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun xfimdio1: mdio@f3000 { 529*4882a593Smuzhiyun status = "disabled"; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun xfiphy2: ethernet-phy@0 { 532*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 533*4882a593Smuzhiyun reg = <0x0>; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun fman@500000 { 539*4882a593Smuzhiyun port@84000 { 540*4882a593Smuzhiyun status = "disabled"; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun port@85000 { 544*4882a593Smuzhiyun status = "disabled"; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun port@86000 { 548*4882a593Smuzhiyun status = "disabled"; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun port@87000 { 552*4882a593Smuzhiyun status = "disabled"; 553*4882a593Smuzhiyun }; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun ethernet@e0000 { 556*4882a593Smuzhiyun phy-handle = <&phy13>; 557*4882a593Smuzhiyun phy-connection-type = "sgmii"; 558*4882a593Smuzhiyun }; 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun ethernet@e2000 { 561*4882a593Smuzhiyun phy-handle = <&phy14>; 562*4882a593Smuzhiyun phy-connection-type = "sgmii"; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun ethernet@e4000 { 566*4882a593Smuzhiyun phy-handle = <&phy15>; 567*4882a593Smuzhiyun phy-connection-type = "sgmii"; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun ethernet@e6000 { 571*4882a593Smuzhiyun phy-handle = <&phy16>; 572*4882a593Smuzhiyun phy-connection-type = "sgmii"; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun ethernet@e8000 { 576*4882a593Smuzhiyun phy-handle = <&phyrgmii1>; 577*4882a593Smuzhiyun phy-connection-type = "rgmii"; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun ethernet@ea000 { 581*4882a593Smuzhiyun phy-handle = <&phy10>; 582*4882a593Smuzhiyun phy-connection-type = "sgmii"; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun ethernet@f0000 { 586*4882a593Smuzhiyun phy-handle = <&xauiphy3>; 587*4882a593Smuzhiyun phy-connection-type = "xgmii"; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun ethernet@f2000 { 591*4882a593Smuzhiyun phy-handle = <&xauiphy4>; 592*4882a593Smuzhiyun phy-connection-type = "xgmii"; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun xfimdio2: mdio@f1000 { 596*4882a593Smuzhiyun status = "disabled"; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun xfiphy3: ethernet-phy@0 { 599*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 600*4882a593Smuzhiyun reg = <0x0>; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun xfimdio3: mdio@f3000 { 605*4882a593Smuzhiyun status = "disabled"; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun xfiphy4: ethernet-phy@0 { 608*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 609*4882a593Smuzhiyun reg = <0x0>; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun mdio@fd000 { 614*4882a593Smuzhiyun xauiphy1: ethernet-phy@0 { 615*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 616*4882a593Smuzhiyun reg = <0x0>; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun xauiphy2: ethernet-phy@1 { 620*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 621*4882a593Smuzhiyun reg = <0x1>; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun xauiphy3: ethernet-phy@2 { 625*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 626*4882a593Smuzhiyun reg = <0x2>; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun xauiphy4: ethernet-phy@3 { 630*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 631*4882a593Smuzhiyun reg = <0x3>; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun }; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun pci0: pcie@ffe240000 { 638*4882a593Smuzhiyun reg = <0xf 0xfe240000 0 0x10000>; 639*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000 640*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>; 641*4882a593Smuzhiyun pcie@0 { 642*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 643*4882a593Smuzhiyun 0x02000000 0 0xe0000000 644*4882a593Smuzhiyun 0 0x20000000 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun 0x01000000 0 0x00000000 647*4882a593Smuzhiyun 0x01000000 0 0x00000000 648*4882a593Smuzhiyun 0 0x00010000>; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun pci1: pcie@ffe250000 { 653*4882a593Smuzhiyun reg = <0xf 0xfe250000 0 0x10000>; 654*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 655*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>; 656*4882a593Smuzhiyun pcie@0 { 657*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 658*4882a593Smuzhiyun 0x02000000 0 0xe0000000 659*4882a593Smuzhiyun 0 0x20000000 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun 0x01000000 0 0x00000000 662*4882a593Smuzhiyun 0x01000000 0 0x00000000 663*4882a593Smuzhiyun 0 0x00010000>; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun pci2: pcie@ffe260000 { 668*4882a593Smuzhiyun reg = <0xf 0xfe260000 0 0x1000>; 669*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000 670*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>; 671*4882a593Smuzhiyun pcie@0 { 672*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 673*4882a593Smuzhiyun 0x02000000 0 0xe0000000 674*4882a593Smuzhiyun 0 0x20000000 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun 0x01000000 0 0x00000000 677*4882a593Smuzhiyun 0x01000000 0 0x00000000 678*4882a593Smuzhiyun 0 0x00010000>; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun }; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun pci3: pcie@ffe270000 { 683*4882a593Smuzhiyun reg = <0xf 0xfe270000 0 0x10000>; 684*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000 685*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>; 686*4882a593Smuzhiyun pcie@0 { 687*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 688*4882a593Smuzhiyun 0x02000000 0 0xe0000000 689*4882a593Smuzhiyun 0 0x20000000 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun 0x01000000 0 0x00000000 692*4882a593Smuzhiyun 0x01000000 0 0x00000000 693*4882a593Smuzhiyun 0 0x00010000>; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun rio: rapidio@ffe0c0000 { 697*4882a593Smuzhiyun reg = <0xf 0xfe0c0000 0 0x11000>; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun port1 { 700*4882a593Smuzhiyun ranges = <0 0 0xc 0x20000000 0 0x10000000>; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun port2 { 703*4882a593Smuzhiyun ranges = <0 0 0xc 0x30000000 0 0x10000000>; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun}; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun/include/ "t4240si-post.dtsi" 709