xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/t2080qds.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * T2080QDS Device Tree Source
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2013 - 2015 Freescale Semiconductor Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *	 notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *	 notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *	 documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *	 names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *	 derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun/include/ "t208xsi-pre.dtsi"
36*4882a593Smuzhiyun/include/ "t208xqds.dtsi"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun/ {
39*4882a593Smuzhiyun	model = "fsl,T2080QDS";
40*4882a593Smuzhiyun	compatible = "fsl,T2080QDS";
41*4882a593Smuzhiyun	#address-cells = <2>;
42*4882a593Smuzhiyun	#size-cells = <2>;
43*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	aliases {
46*4882a593Smuzhiyun		emi1_slot1 = &t2080mdio2;
47*4882a593Smuzhiyun		emi1_slot2 = &t2080mdio3;
48*4882a593Smuzhiyun		emi1_slot3 = &t2080mdio4;
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	rio: rapidio@ffe0c0000 {
52*4882a593Smuzhiyun		reg = <0xf 0xfe0c0000 0 0x11000>;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun		port1 {
55*4882a593Smuzhiyun			ranges = <0 0 0xc 0x20000000 0 0x10000000>;
56*4882a593Smuzhiyun		};
57*4882a593Smuzhiyun		port2 {
58*4882a593Smuzhiyun			ranges = <0 0 0xc 0x30000000 0 0x10000000>;
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun	};
61*4882a593Smuzhiyun};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun&soc {
64*4882a593Smuzhiyun	fman@400000 {
65*4882a593Smuzhiyun		ethernet@e0000 {
66*4882a593Smuzhiyun			phy-handle = <&phy_sgmii_s3_1e>;
67*4882a593Smuzhiyun			phy-connection-type = "xgmii";
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		ethernet@e2000 {
71*4882a593Smuzhiyun			phy-handle = <&phy_sgmii_s3_1f>;
72*4882a593Smuzhiyun			phy-connection-type = "xgmii";
73*4882a593Smuzhiyun		};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		ethernet@e4000 {
76*4882a593Smuzhiyun			phy-handle = <&rgmii_phy1>;
77*4882a593Smuzhiyun			phy-connection-type = "rgmii";
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun		ethernet@e6000 {
81*4882a593Smuzhiyun			phy-handle = <&rgmii_phy2>;
82*4882a593Smuzhiyun			phy-connection-type = "rgmii";
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		ethernet@e8000 {
86*4882a593Smuzhiyun			phy-handle = <&phy_sgmii_s2_1e>;
87*4882a593Smuzhiyun			phy-connection-type = "sgmii";
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun		ethernet@ea000 {
91*4882a593Smuzhiyun			phy-handle = <&phy_sgmii_s2_1d>;
92*4882a593Smuzhiyun			phy-connection-type = "sgmii";
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		ethernet@f0000 {
96*4882a593Smuzhiyun			phy-handle = <&phy_xaui_slot3>;
97*4882a593Smuzhiyun			phy-connection-type = "xgmii";
98*4882a593Smuzhiyun		};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun		ethernet@f2000 {
101*4882a593Smuzhiyun			phy-handle = <&phy_sgmii_s3_1f>;
102*4882a593Smuzhiyun			phy-connection-type = "xgmii";
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		mdio@fd000 {
106*4882a593Smuzhiyun			phy_xaui_slot3: ethernet-phy@3 {
107*4882a593Smuzhiyun				compatible = "ethernet-phy-ieee802.3-c45";
108*4882a593Smuzhiyun				reg = <0x3>;
109*4882a593Smuzhiyun			};
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun	};
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun&boardctrl {
115*4882a593Smuzhiyun	mdio-mux-emi1 {
116*4882a593Smuzhiyun		compatible = "mdio-mux-mmioreg", "mdio-mux";
117*4882a593Smuzhiyun		mdio-parent-bus = <&mdio0>;
118*4882a593Smuzhiyun		#address-cells = <1>;
119*4882a593Smuzhiyun		#size-cells = <0>;
120*4882a593Smuzhiyun		reg = <0x54 1>;
121*4882a593Smuzhiyun		mux-mask = <0xe0>;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		t2080mdio0: mdio@0 {
124*4882a593Smuzhiyun			#address-cells = <1>;
125*4882a593Smuzhiyun			#size-cells = <0>;
126*4882a593Smuzhiyun			reg = <0>;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun			rgmii_phy1: ethernet-phy@1 {
129*4882a593Smuzhiyun				reg = <0x1>;
130*4882a593Smuzhiyun			};
131*4882a593Smuzhiyun		};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun		t2080mdio1: mdio@20 {
134*4882a593Smuzhiyun			#address-cells = <1>;
135*4882a593Smuzhiyun			#size-cells = <0>;
136*4882a593Smuzhiyun			reg = <0x20>;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun			rgmii_phy2: ethernet-phy@2 {
139*4882a593Smuzhiyun				reg = <0x2>;
140*4882a593Smuzhiyun			};
141*4882a593Smuzhiyun		};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun		t2080mdio2: mdio@40 {
144*4882a593Smuzhiyun			#address-cells = <1>;
145*4882a593Smuzhiyun			#size-cells = <0>;
146*4882a593Smuzhiyun			reg = <0x40>;
147*4882a593Smuzhiyun			status = "disabled";
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun			phy_sgmii_s1_1c: ethernet-phy@1c {
150*4882a593Smuzhiyun				reg = <0x1c>;
151*4882a593Smuzhiyun			};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun			phy_sgmii_s1_1d: ethernet-phy@1d {
154*4882a593Smuzhiyun				reg = <0x1d>;
155*4882a593Smuzhiyun			};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun			phy_sgmii_s1_1e: ethernet-phy@1e {
158*4882a593Smuzhiyun				reg = <0x1e>;
159*4882a593Smuzhiyun			};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun			phy_sgmii_s1_1f: ethernet-phy@1f {
162*4882a593Smuzhiyun				reg = <0x1f>;
163*4882a593Smuzhiyun			};
164*4882a593Smuzhiyun		};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun		t2080mdio3: mdio@c0 {
167*4882a593Smuzhiyun			#address-cells = <1>;
168*4882a593Smuzhiyun			#size-cells = <0>;
169*4882a593Smuzhiyun			reg = <0xc0>;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun			phy_sgmii_s2_1c: ethernet-phy@1c {
172*4882a593Smuzhiyun				reg = <0x1c>;
173*4882a593Smuzhiyun			};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun			phy_sgmii_s2_1d: ethernet-phy@1d {
176*4882a593Smuzhiyun				reg = <0x1d>;
177*4882a593Smuzhiyun			};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun			phy_sgmii_s2_1e: ethernet-phy@1e {
180*4882a593Smuzhiyun				reg = <0x1e>;
181*4882a593Smuzhiyun			};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun			phy_sgmii_s2_1f: ethernet-phy@1f {
184*4882a593Smuzhiyun				reg = <0x1f>;
185*4882a593Smuzhiyun			};
186*4882a593Smuzhiyun		};
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun		t2080mdio4: mdio@60 {
189*4882a593Smuzhiyun			#address-cells = <1>;
190*4882a593Smuzhiyun			#size-cells = <0>;
191*4882a593Smuzhiyun			reg = <0x60>;
192*4882a593Smuzhiyun			status = "disabled";
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun			phy_sgmii_s3_1c: ethernet-phy@1c {
195*4882a593Smuzhiyun				reg = <0x1c>;
196*4882a593Smuzhiyun			};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun			phy_sgmii_s3_1d: ethernet-phy@1d {
199*4882a593Smuzhiyun				reg = <0x1d>;
200*4882a593Smuzhiyun			};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun			phy_sgmii_s3_1e: ethernet-phy@1e {
203*4882a593Smuzhiyun				reg = <0x1e>;
204*4882a593Smuzhiyun			};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun			phy_sgmii_s3_1f: ethernet-phy@1f {
207*4882a593Smuzhiyun				reg = <0x1f>;
208*4882a593Smuzhiyun			};
209*4882a593Smuzhiyun		};
210*4882a593Smuzhiyun	};
211*4882a593Smuzhiyun};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun/include/ "t2080si-post.dtsi"
214