xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/t104xqds.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * T104xQDS Device Tree Source
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2013 - 2015 Freescale Semiconductor Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *	 notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *	 notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *	 documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *	 names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *	 derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun/ {
36*4882a593Smuzhiyun	model = "fsl,T1040QDS";
37*4882a593Smuzhiyun	#address-cells = <2>;
38*4882a593Smuzhiyun	#size-cells = <2>;
39*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	aliases {
42*4882a593Smuzhiyun		emi1_rgmii0 = &t1040mdio0;
43*4882a593Smuzhiyun		emi1_rgmii1 = &t1040mdio1;
44*4882a593Smuzhiyun		emi1_slot3 = &t1040mdio3;
45*4882a593Smuzhiyun		emi1_slot5 = &t1040mdio5;
46*4882a593Smuzhiyun		emi1_slot6 = &t1040mdio6;
47*4882a593Smuzhiyun		emi1_slot7 = &t1040mdio7;
48*4882a593Smuzhiyun		rgmii_phy1 = &rgmii_phy1;
49*4882a593Smuzhiyun		rgmii_phy2 = &rgmii_phy2;
50*4882a593Smuzhiyun		phy_s3_01 = &phy_s3_01;
51*4882a593Smuzhiyun		phy_s3_02 = &phy_s3_02;
52*4882a593Smuzhiyun		phy_s3_03 = &phy_s3_03;
53*4882a593Smuzhiyun		phy_s3_04 = &phy_s3_04;
54*4882a593Smuzhiyun		phy_s5_01 = &phy_s5_01;
55*4882a593Smuzhiyun		phy_s5_02 = &phy_s5_02;
56*4882a593Smuzhiyun		phy_s5_03 = &phy_s5_03;
57*4882a593Smuzhiyun		phy_s5_04 = &phy_s5_04;
58*4882a593Smuzhiyun		phy_s6_01 = &phy_s6_01;
59*4882a593Smuzhiyun		phy_s6_02 = &phy_s6_02;
60*4882a593Smuzhiyun		phy_s6_03 = &phy_s6_03;
61*4882a593Smuzhiyun		phy_s6_04 = &phy_s6_04;
62*4882a593Smuzhiyun		phy_s7_01 = &phy_s7_01;
63*4882a593Smuzhiyun		phy_s7_02 = &phy_s7_02;
64*4882a593Smuzhiyun		phy_s7_03 = &phy_s7_03;
65*4882a593Smuzhiyun		phy_s7_04 = &phy_s7_04;
66*4882a593Smuzhiyun	};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	reserved-memory {
69*4882a593Smuzhiyun		#address-cells = <2>;
70*4882a593Smuzhiyun		#size-cells = <2>;
71*4882a593Smuzhiyun		ranges;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		bman_fbpr: bman-fbpr {
74*4882a593Smuzhiyun			size = <0 0x1000000>;
75*4882a593Smuzhiyun			alignment = <0 0x1000000>;
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun		qman_fqd: qman-fqd {
78*4882a593Smuzhiyun			size = <0 0x400000>;
79*4882a593Smuzhiyun			alignment = <0 0x400000>;
80*4882a593Smuzhiyun		};
81*4882a593Smuzhiyun		qman_pfdr: qman-pfdr {
82*4882a593Smuzhiyun			size = <0 0x2000000>;
83*4882a593Smuzhiyun			alignment = <0 0x2000000>;
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun	};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun	ifc: localbus@ffe124000 {
88*4882a593Smuzhiyun		reg = <0xf 0xfe124000 0 0x2000>;
89*4882a593Smuzhiyun		ranges = <0 0 0xf 0xe8000000 0x08000000
90*4882a593Smuzhiyun			  2 0 0xf 0xff800000 0x00010000
91*4882a593Smuzhiyun			  3 0 0xf 0xffdf0000 0x00008000>;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun		nor@0,0 {
94*4882a593Smuzhiyun			#address-cells = <1>;
95*4882a593Smuzhiyun			#size-cells = <1>;
96*4882a593Smuzhiyun			compatible = "cfi-flash";
97*4882a593Smuzhiyun			reg = <0x0 0x0 0x8000000>;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun			bank-width = <2>;
100*4882a593Smuzhiyun			device-width = <1>;
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		nand@2,0 {
104*4882a593Smuzhiyun			#address-cells = <1>;
105*4882a593Smuzhiyun			#size-cells = <1>;
106*4882a593Smuzhiyun			compatible = "fsl,ifc-nand";
107*4882a593Smuzhiyun			reg = <0x2 0x0 0x10000>;
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		board-control@3,0 {
111*4882a593Smuzhiyun			#address-cells = <1>;
112*4882a593Smuzhiyun			#size-cells = <1>;
113*4882a593Smuzhiyun			compatible = "fsl,fpga-qixis";
114*4882a593Smuzhiyun			reg = <3 0 0x300>;
115*4882a593Smuzhiyun			ranges = <0 3 0 0x300>;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun			mdio-mux-emi1 {
118*4882a593Smuzhiyun				#address-cells = <1>;
119*4882a593Smuzhiyun				#size-cells = <0>;
120*4882a593Smuzhiyun				compatible = "mdio-mux-mmioreg", "mdio-mux";
121*4882a593Smuzhiyun				mdio-parent-bus = <&mdio0>;
122*4882a593Smuzhiyun				reg = <0x54 1>;
123*4882a593Smuzhiyun				mux-mask = <0xe0>;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun				t1040mdio0: mdio@0 {
126*4882a593Smuzhiyun					#address-cells = <1>;
127*4882a593Smuzhiyun					#size-cells = <0>;
128*4882a593Smuzhiyun					reg = <0x00>;
129*4882a593Smuzhiyun					status = "disabled";
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun					rgmii_phy1: ethernet-phy@1 {
132*4882a593Smuzhiyun						reg = <0x1>;
133*4882a593Smuzhiyun					};
134*4882a593Smuzhiyun				};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun				t1040mdio1: mdio@20 {
137*4882a593Smuzhiyun					#address-cells = <1>;
138*4882a593Smuzhiyun					#size-cells = <0>;
139*4882a593Smuzhiyun					reg = <0x20>;
140*4882a593Smuzhiyun					status = "disabled";
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun					rgmii_phy2: ethernet-phy@2 {
143*4882a593Smuzhiyun						reg = <0x2>;
144*4882a593Smuzhiyun					};
145*4882a593Smuzhiyun				};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun				t1040mdio3: mdio@60 {
148*4882a593Smuzhiyun					#address-cells = <1>;
149*4882a593Smuzhiyun					#size-cells = <0>;
150*4882a593Smuzhiyun					reg = <0x60>;
151*4882a593Smuzhiyun					status = "disabled";
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun					phy_s3_01: ethernet-phy@1c {
154*4882a593Smuzhiyun						reg = <0x1c>;
155*4882a593Smuzhiyun					};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun					phy_s3_02: ethernet-phy@1d {
158*4882a593Smuzhiyun						reg = <0x1d>;
159*4882a593Smuzhiyun					};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun					phy_s3_03: ethernet-phy@1e {
162*4882a593Smuzhiyun						reg = <0x1e>;
163*4882a593Smuzhiyun					};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun					phy_s3_04: ethernet-phy@1f {
166*4882a593Smuzhiyun						reg = <0x1f>;
167*4882a593Smuzhiyun					};
168*4882a593Smuzhiyun				};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun				t1040mdio5: mdio@a0 {
171*4882a593Smuzhiyun					#address-cells = <1>;
172*4882a593Smuzhiyun					#size-cells = <0>;
173*4882a593Smuzhiyun					reg = <0xa0>;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun					phy_s5_01: ethernet-phy@1c {
176*4882a593Smuzhiyun						reg = <0x14>;
177*4882a593Smuzhiyun					};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun					phy_s5_02: ethernet-phy@1d {
180*4882a593Smuzhiyun						reg = <0x15>;
181*4882a593Smuzhiyun					};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun					phy_s5_03: ethernet-phy@1e {
184*4882a593Smuzhiyun						reg = <0x16>;
185*4882a593Smuzhiyun					};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun					phy_s5_04: ethernet-phy@1f {
188*4882a593Smuzhiyun						reg = <0x17>;
189*4882a593Smuzhiyun					};
190*4882a593Smuzhiyun				};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun				t1040mdio6: mdio@c0 {
193*4882a593Smuzhiyun					#address-cells = <1>;
194*4882a593Smuzhiyun					#size-cells = <0>;
195*4882a593Smuzhiyun					reg = <0xc0>;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun					phy_s6_01: ethernet-phy@1c {
198*4882a593Smuzhiyun						reg = <0x18>;
199*4882a593Smuzhiyun					};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun					phy_s6_02: ethernet-phy@1d {
202*4882a593Smuzhiyun						reg = <0x19>;
203*4882a593Smuzhiyun					};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun					phy_s6_03: ethernet-phy@1e {
206*4882a593Smuzhiyun						reg = <0x1a>;
207*4882a593Smuzhiyun					};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun					phy_s6_04: ethernet-phy@1f {
210*4882a593Smuzhiyun						reg = <0x1b>;
211*4882a593Smuzhiyun					};
212*4882a593Smuzhiyun				};
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun				t1040mdio7: mdio@e0 {
215*4882a593Smuzhiyun					#address-cells = <1>;
216*4882a593Smuzhiyun					#size-cells = <0>;
217*4882a593Smuzhiyun					reg = <0xe0>;
218*4882a593Smuzhiyun					status = "disabled";
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun					phy_s7_01: ethernet-phy@1c {
221*4882a593Smuzhiyun						reg = <0x1c>;
222*4882a593Smuzhiyun					};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun					phy_s7_02: ethernet-phy@1d {
225*4882a593Smuzhiyun						reg = <0x1d>;
226*4882a593Smuzhiyun					};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun					phy_s7_03: ethernet-phy@1e {
229*4882a593Smuzhiyun						reg = <0x1e>;
230*4882a593Smuzhiyun					};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun					phy_s7_04: ethernet-phy@1f {
233*4882a593Smuzhiyun						reg = <0x1f>;
234*4882a593Smuzhiyun					};
235*4882a593Smuzhiyun				};
236*4882a593Smuzhiyun			};
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun	memory {
241*4882a593Smuzhiyun		device_type = "memory";
242*4882a593Smuzhiyun	};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun	dcsr: dcsr@f00000000 {
245*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0x00000000 0x01072000>;
246*4882a593Smuzhiyun	};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun	bportals: bman-portals@ff4000000 {
249*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4000000 0x2000000>;
250*4882a593Smuzhiyun	};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun	qportals: qman-portals@ff6000000 {
253*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf6000000 0x2000000>;
254*4882a593Smuzhiyun	};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun	soc: soc@ffe000000 {
257*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
258*4882a593Smuzhiyun		reg = <0xf 0xfe000000 0 0x00001000>;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun		spi@110000 {
261*4882a593Smuzhiyun			flash@0 {
262*4882a593Smuzhiyun				#address-cells = <1>;
263*4882a593Smuzhiyun				#size-cells = <1>;
264*4882a593Smuzhiyun				compatible = "micron,n25q128a11", "jedec,spi-nor";
265*4882a593Smuzhiyun				reg = <0>;
266*4882a593Smuzhiyun				spi-max-frequency = <10000000>; /* input clock */
267*4882a593Smuzhiyun			};
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun		i2c@118000 {
271*4882a593Smuzhiyun			pca9547@77 {
272*4882a593Smuzhiyun				compatible = "nxp,pca9547";
273*4882a593Smuzhiyun				reg = <0x77>;
274*4882a593Smuzhiyun			};
275*4882a593Smuzhiyun			rtc@68 {
276*4882a593Smuzhiyun				compatible = "dallas,ds3232";
277*4882a593Smuzhiyun				reg = <0x68>;
278*4882a593Smuzhiyun				interrupts = <0x1 0x1 0 0>;
279*4882a593Smuzhiyun			};
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun		fman@400000 {
283*4882a593Smuzhiyun			ethernet@e0000 {
284*4882a593Smuzhiyun				fixed-link = <0 1 1000 0 0>;
285*4882a593Smuzhiyun				phy-connection-type = "sgmii";
286*4882a593Smuzhiyun			};
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun			ethernet@e2000 {
289*4882a593Smuzhiyun				fixed-link = <1 1 1000 0 0>;
290*4882a593Smuzhiyun				phy-connection-type = "sgmii";
291*4882a593Smuzhiyun			};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun			ethernet@e4000 {
294*4882a593Smuzhiyun				phy-handle = <&phy_s7_03>;
295*4882a593Smuzhiyun				phy-connection-type = "sgmii";
296*4882a593Smuzhiyun			};
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun			ethernet@e6000 {
299*4882a593Smuzhiyun				phy-handle = <&rgmii_phy1>;
300*4882a593Smuzhiyun				phy-connection-type = "rgmii";
301*4882a593Smuzhiyun			};
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun			ethernet@e8000 {
304*4882a593Smuzhiyun				phy-handle = <&rgmii_phy2>;
305*4882a593Smuzhiyun				phy-connection-type = "rgmii";
306*4882a593Smuzhiyun			};
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun	};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun	pci0: pcie@ffe240000 {
311*4882a593Smuzhiyun		reg = <0xf 0xfe240000 0 0x10000>;
312*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x10000000
313*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
314*4882a593Smuzhiyun		pcie@0 {
315*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
316*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
317*4882a593Smuzhiyun				  0 0x10000000
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun				  0x01000000 0 0x00000000
320*4882a593Smuzhiyun				  0x01000000 0 0x00000000
321*4882a593Smuzhiyun				  0 0x00010000>;
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun	};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun	pci1: pcie@ffe250000 {
326*4882a593Smuzhiyun		reg = <0xf 0xfe250000 0 0x10000>;
327*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0xe0000000 0xc 0x10000000 0x0 0x10000000
328*4882a593Smuzhiyun			  0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
329*4882a593Smuzhiyun		pcie@0 {
330*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
331*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
332*4882a593Smuzhiyun				  0 0x10000000
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun				  0x01000000 0 0x00000000
335*4882a593Smuzhiyun				  0x01000000 0 0x00000000
336*4882a593Smuzhiyun				  0 0x00010000>;
337*4882a593Smuzhiyun		};
338*4882a593Smuzhiyun	};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun	pci2: pcie@ffe260000 {
341*4882a593Smuzhiyun		reg = <0xf 0xfe260000 0 0x10000>;
342*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x10000000
343*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
344*4882a593Smuzhiyun		pcie@0 {
345*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
346*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
347*4882a593Smuzhiyun				  0 0x10000000
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun				  0x01000000 0 0x00000000
350*4882a593Smuzhiyun				  0x01000000 0 0x00000000
351*4882a593Smuzhiyun				  0 0x00010000>;
352*4882a593Smuzhiyun		};
353*4882a593Smuzhiyun	};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun	pci3: pcie@ffe270000 {
356*4882a593Smuzhiyun		reg = <0xf 0xfe270000 0 0x10000>;
357*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x30000000 0 0x10000000
358*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
359*4882a593Smuzhiyun		pcie@0 {
360*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
361*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
362*4882a593Smuzhiyun				  0 0x10000000
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun				  0x01000000 0 0x00000000
365*4882a593Smuzhiyun				  0x01000000 0 0x00000000
366*4882a593Smuzhiyun				  0 0x00010000>;
367*4882a593Smuzhiyun		};
368*4882a593Smuzhiyun	};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun	qe: qe@ffe140000 {
371*4882a593Smuzhiyun		ranges = <0x0 0xf 0xfe140000 0x40000>;
372*4882a593Smuzhiyun		reg = <0xf 0xfe140000 0 0x480>;
373*4882a593Smuzhiyun		brg-frequency = <0>;
374*4882a593Smuzhiyun		bus-frequency = <0>;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun		si1: si@700 {
377*4882a593Smuzhiyun			compatible = "fsl,t1040-qe-si";
378*4882a593Smuzhiyun			reg = <0x700 0x80>;
379*4882a593Smuzhiyun		};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun		siram1: siram@1000 {
382*4882a593Smuzhiyun			compatible = "fsl,t1040-qe-siram";
383*4882a593Smuzhiyun			reg = <0x1000 0x800>;
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun		ucc_hdlc: ucc@2000 {
387*4882a593Smuzhiyun			compatible = "fsl,ucc-hdlc";
388*4882a593Smuzhiyun			rx-clock-name = "clk8";
389*4882a593Smuzhiyun			tx-clock-name = "clk9";
390*4882a593Smuzhiyun			fsl,rx-sync-clock = "rsync_pin";
391*4882a593Smuzhiyun			fsl,tx-sync-clock = "tsync_pin";
392*4882a593Smuzhiyun			fsl,tx-timeslot-mask = <0xfffffffe>;
393*4882a593Smuzhiyun			fsl,rx-timeslot-mask = <0xfffffffe>;
394*4882a593Smuzhiyun			fsl,tdm-framer-type = "e1";
395*4882a593Smuzhiyun			fsl,tdm-id = <0>;
396*4882a593Smuzhiyun			fsl,siram-entry-id = <0>;
397*4882a593Smuzhiyun			fsl,tdm-interface;
398*4882a593Smuzhiyun		};
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun		ucc_serial: ucc@2200 {
401*4882a593Smuzhiyun			compatible = "fsl,t1040-ucc-uart";
402*4882a593Smuzhiyun			port-number = <0>;
403*4882a593Smuzhiyun			rx-clock-name = "brg2";
404*4882a593Smuzhiyun			tx-clock-name = "brg2";
405*4882a593Smuzhiyun		};
406*4882a593Smuzhiyun	};
407*4882a593Smuzhiyun};
408