1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * T1024 RDB Device Tree Source 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2014 Freescale Semiconductor Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 8*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 10*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 13*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the 14*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 15*4882a593Smuzhiyun * derived from this software without specific prior written permission. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the 19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software 20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any 21*4882a593Smuzhiyun * later version. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun/include/ "t102xsi-pre.dtsi" 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun/ { 38*4882a593Smuzhiyun model = "fsl,T1024RDB"; 39*4882a593Smuzhiyun compatible = "fsl,T1024RDB"; 40*4882a593Smuzhiyun #address-cells = <2>; 41*4882a593Smuzhiyun #size-cells = <2>; 42*4882a593Smuzhiyun interrupt-parent = <&mpic>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun aliases { 45*4882a593Smuzhiyun sg_2500_aqr105_phy4 = &sg_2500_aqr105_phy4; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun reserved-memory { 49*4882a593Smuzhiyun #address-cells = <2>; 50*4882a593Smuzhiyun #size-cells = <2>; 51*4882a593Smuzhiyun ranges; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun bman_fbpr: bman-fbpr { 54*4882a593Smuzhiyun size = <0 0x1000000>; 55*4882a593Smuzhiyun alignment = <0 0x1000000>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun qman_fqd: qman-fqd { 59*4882a593Smuzhiyun size = <0 0x400000>; 60*4882a593Smuzhiyun alignment = <0 0x400000>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun qman_pfdr: qman-pfdr { 64*4882a593Smuzhiyun size = <0 0x2000000>; 65*4882a593Smuzhiyun alignment = <0 0x2000000>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun ifc: localbus@ffe124000 { 70*4882a593Smuzhiyun reg = <0xf 0xfe124000 0 0x2000>; 71*4882a593Smuzhiyun ranges = <0 0 0xf 0xe8000000 0x08000000 72*4882a593Smuzhiyun 2 0 0xf 0xff800000 0x00010000 73*4882a593Smuzhiyun 3 0 0xf 0xffdf0000 0x00008000>; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun nor@0,0 { 76*4882a593Smuzhiyun #address-cells = <1>; 77*4882a593Smuzhiyun #size-cells = <1>; 78*4882a593Smuzhiyun compatible = "cfi-flash"; 79*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 80*4882a593Smuzhiyun bank-width = <2>; 81*4882a593Smuzhiyun device-width = <1>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun nand@1,0 { 85*4882a593Smuzhiyun #address-cells = <1>; 86*4882a593Smuzhiyun #size-cells = <1>; 87*4882a593Smuzhiyun compatible = "fsl,ifc-nand"; 88*4882a593Smuzhiyun reg = <0x2 0x0 0x10000>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun board-control@2,0 { 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <1>; 94*4882a593Smuzhiyun compatible = "fsl,t1024-cpld"; 95*4882a593Smuzhiyun reg = <3 0 0x300>; 96*4882a593Smuzhiyun ranges = <0 3 0 0x300>; 97*4882a593Smuzhiyun bank-width = <1>; 98*4882a593Smuzhiyun device-width = <1>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun memory { 103*4882a593Smuzhiyun device_type = "memory"; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun dcsr: dcsr@f00000000 { 107*4882a593Smuzhiyun ranges = <0x00000000 0xf 0x00000000 0x01072000>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun bportals: bman-portals@ff4000000 { 111*4882a593Smuzhiyun ranges = <0x0 0xf 0xf4000000 0x2000000>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun qportals: qman-portals@ff6000000 { 115*4882a593Smuzhiyun ranges = <0x0 0xf 0xf6000000 0x2000000>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun soc: soc@ffe000000 { 119*4882a593Smuzhiyun ranges = <0x00000000 0xf 0xfe000000 0x1000000>; 120*4882a593Smuzhiyun reg = <0xf 0xfe000000 0 0x00001000>; 121*4882a593Smuzhiyun spi@110000 { 122*4882a593Smuzhiyun flash@0 { 123*4882a593Smuzhiyun #address-cells = <1>; 124*4882a593Smuzhiyun #size-cells = <1>; 125*4882a593Smuzhiyun compatible = "micron,n25q512ax3", "jedec,spi-nor"; 126*4882a593Smuzhiyun reg = <0>; 127*4882a593Smuzhiyun spi-max-frequency = <10000000>; /* input clk */ 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun slic@1 { 131*4882a593Smuzhiyun compatible = "maxim,ds26522"; 132*4882a593Smuzhiyun reg = <1>; 133*4882a593Smuzhiyun spi-max-frequency = <2000000>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun slic@2 { 137*4882a593Smuzhiyun compatible = "maxim,ds26522"; 138*4882a593Smuzhiyun reg = <2>; 139*4882a593Smuzhiyun spi-max-frequency = <2000000>; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun i2c@118000 { 144*4882a593Smuzhiyun adt7461@4c { 145*4882a593Smuzhiyun /* Thermal Monitor */ 146*4882a593Smuzhiyun compatible = "adi,adt7461"; 147*4882a593Smuzhiyun reg = <0x4c>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun current-sensor@40 { 151*4882a593Smuzhiyun compatible = "ti,ina220"; 152*4882a593Smuzhiyun reg = <0x40>; 153*4882a593Smuzhiyun shunt-resistor = <1000>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun eeprom@50 { 157*4882a593Smuzhiyun compatible = "atmel,24c256"; 158*4882a593Smuzhiyun reg = <0x50>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun rtc@68 { 162*4882a593Smuzhiyun compatible = "dallas,ds1339"; 163*4882a593Smuzhiyun reg = <0x68>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun i2c@118100 { 168*4882a593Smuzhiyun pca9546@77 { 169*4882a593Smuzhiyun compatible = "nxp,pca9546"; 170*4882a593Smuzhiyun reg = <0x77>; 171*4882a593Smuzhiyun #address-cells = <1>; 172*4882a593Smuzhiyun #size-cells = <0>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun fman@400000 { 177*4882a593Smuzhiyun fm1mac1: ethernet@e0000 { 178*4882a593Smuzhiyun phy-handle = <&xg_aqr105_phy3>; 179*4882a593Smuzhiyun phy-connection-type = "xgmii"; 180*4882a593Smuzhiyun sleep = <&rcpm 0x80000000>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun fm1mac2: ethernet@e2000 { 184*4882a593Smuzhiyun sleep = <&rcpm 0x40000000>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun fm1mac3: ethernet@e4000 { 188*4882a593Smuzhiyun phy-handle = <&rgmii_phy2>; 189*4882a593Smuzhiyun phy-connection-type = "rgmii"; 190*4882a593Smuzhiyun sleep = <&rcpm 0x20000000>; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun fm1mac4: ethernet@e6000 { 194*4882a593Smuzhiyun phy-handle = <&rgmii_phy1>; 195*4882a593Smuzhiyun phy-connection-type = "rgmii"; 196*4882a593Smuzhiyun sleep = <&rcpm 0x10000000>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun mdio0: mdio@fc000 { 201*4882a593Smuzhiyun rgmii_phy1: ethernet-phy@2 { 202*4882a593Smuzhiyun reg = <0x2>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun rgmii_phy2: ethernet-phy@6 { 205*4882a593Smuzhiyun reg = <0x6>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun xmdio0: mdio@fd000 { 210*4882a593Smuzhiyun xg_aqr105_phy3: ethernet-phy@1 { 211*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 212*4882a593Smuzhiyun reg = <0x1>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun sg_2500_aqr105_phy4: ethernet-phy@2 { 215*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 216*4882a593Smuzhiyun reg = <0x2>; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun pci0: pcie@ffe240000 { 223*4882a593Smuzhiyun reg = <0xf 0xfe240000 0 0x10000>; 224*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0 0x10000000 225*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8000000 0 0x00010000>; 226*4882a593Smuzhiyun pcie@0 { 227*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 228*4882a593Smuzhiyun 0x02000000 0 0xe0000000 229*4882a593Smuzhiyun 0 0x10000000 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun 0x01000000 0 0x00000000 232*4882a593Smuzhiyun 0x01000000 0 0x00000000 233*4882a593Smuzhiyun 0 0x00010000>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun pci1: pcie@ffe250000 { 238*4882a593Smuzhiyun reg = <0xf 0xfe250000 0 0x10000>; 239*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x10000000 0 0x10000000 240*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8010000 0 0x00010000>; 241*4882a593Smuzhiyun pcie@0 { 242*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 243*4882a593Smuzhiyun 0x02000000 0 0xe0000000 244*4882a593Smuzhiyun 0 0x10000000 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun 0x01000000 0 0x00000000 247*4882a593Smuzhiyun 0x01000000 0 0x00000000 248*4882a593Smuzhiyun 0 0x00010000>; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun pci2: pcie@ffe260000 { 253*4882a593Smuzhiyun reg = <0xf 0xfe260000 0 0x10000>; 254*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x10000000 255*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>; 256*4882a593Smuzhiyun pcie@0 { 257*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 258*4882a593Smuzhiyun 0x02000000 0 0xe0000000 259*4882a593Smuzhiyun 0 0x10000000 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun 0x01000000 0 0x00000000 262*4882a593Smuzhiyun 0x01000000 0 0x00000000 263*4882a593Smuzhiyun 0 0x00010000>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun}; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun#include "t1024si-post.dtsi" 269