1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * SBC8641D Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2008 Wind River Systems Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Paul Gortmaker (see MAINTAINERS for contact information) 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Based largely on the mpc8641_hpcn.dts by Freescale Semiconductor Inc. 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/include/ "mpc8641si-pre.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "SBC8641D"; 16*4882a593Smuzhiyun compatible = "wind,sbc8641"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun memory { 19*4882a593Smuzhiyun device_type = "memory"; 20*4882a593Smuzhiyun reg = <0x00000000 0x20000000>; // 512M at 0x0 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun lbc: localbus@f8005000 { 24*4882a593Smuzhiyun reg = <0xf8005000 0x1000>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash 27*4882a593Smuzhiyun 1 0 0xf0000000 0x00010000 // 64KB EEPROM 28*4882a593Smuzhiyun 2 0 0xf1000000 0x00100000 // EPLD (1MB) 29*4882a593Smuzhiyun 3 0 0xe0000000 0x04000000 // 64MB LB SDRAM (CS3) 30*4882a593Smuzhiyun 4 0 0xe4000000 0x04000000 // 64MB LB SDRAM (CS4) 31*4882a593Smuzhiyun 6 0 0xf4000000 0x00100000 // LCD display (1MB) 32*4882a593Smuzhiyun 7 0 0xe8000000 0x04000000>; // 64MB OneNAND 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun flash@0,0 { 35*4882a593Smuzhiyun compatible = "cfi-flash"; 36*4882a593Smuzhiyun reg = <0 0 0x01000000>; 37*4882a593Smuzhiyun bank-width = <2>; 38*4882a593Smuzhiyun device-width = <2>; 39*4882a593Smuzhiyun #address-cells = <1>; 40*4882a593Smuzhiyun #size-cells = <1>; 41*4882a593Smuzhiyun partition@0 { 42*4882a593Smuzhiyun label = "dtb"; 43*4882a593Smuzhiyun reg = <0x00000000 0x00100000>; 44*4882a593Smuzhiyun read-only; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun partition@300000 { 47*4882a593Smuzhiyun label = "kernel"; 48*4882a593Smuzhiyun reg = <0x00100000 0x00400000>; 49*4882a593Smuzhiyun read-only; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun partition@400000 { 52*4882a593Smuzhiyun label = "fs"; 53*4882a593Smuzhiyun reg = <0x00500000 0x00a00000>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun partition@700000 { 56*4882a593Smuzhiyun label = "firmware"; 57*4882a593Smuzhiyun reg = <0x00f00000 0x00100000>; 58*4882a593Smuzhiyun read-only; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun epld@2,0 { 63*4882a593Smuzhiyun compatible = "wrs,epld-localbus"; 64*4882a593Smuzhiyun #address-cells = <2>; 65*4882a593Smuzhiyun #size-cells = <1>; 66*4882a593Smuzhiyun reg = <2 0 0x100000>; 67*4882a593Smuzhiyun ranges = <0 0 5 0 1 // User switches 68*4882a593Smuzhiyun 1 0 5 1 1 // Board ID/Rev 69*4882a593Smuzhiyun 3 0 5 3 1>; // LEDs 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun soc: soc@f8000000 { 74*4882a593Smuzhiyun ranges = <0x00000000 0xf8000000 0x00100000>; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun enet0: ethernet@24000 { 77*4882a593Smuzhiyun tbi-handle = <&tbi0>; 78*4882a593Smuzhiyun phy-handle = <&phy0>; 79*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun mdio@24520 { 83*4882a593Smuzhiyun phy0: ethernet-phy@1f { 84*4882a593Smuzhiyun reg = <0x1f>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun phy1: ethernet-phy@0 { 87*4882a593Smuzhiyun reg = <0>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun phy2: ethernet-phy@1 { 90*4882a593Smuzhiyun reg = <1>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun phy3: ethernet-phy@2 { 93*4882a593Smuzhiyun reg = <2>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun tbi0: tbi-phy@11 { 96*4882a593Smuzhiyun reg = <0x11>; 97*4882a593Smuzhiyun device_type = "tbi-phy"; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun enet1: ethernet@25000 { 102*4882a593Smuzhiyun tbi-handle = <&tbi1>; 103*4882a593Smuzhiyun phy-handle = <&phy1>; 104*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun mdio@25520 { 108*4882a593Smuzhiyun tbi1: tbi-phy@11 { 109*4882a593Smuzhiyun reg = <0x11>; 110*4882a593Smuzhiyun device_type = "tbi-phy"; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun enet2: ethernet@26000 { 115*4882a593Smuzhiyun tbi-handle = <&tbi2>; 116*4882a593Smuzhiyun phy-handle = <&phy2>; 117*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun mdio@26520 { 121*4882a593Smuzhiyun tbi2: tbi-phy@11 { 122*4882a593Smuzhiyun reg = <0x11>; 123*4882a593Smuzhiyun device_type = "tbi-phy"; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun enet3: ethernet@27000 { 128*4882a593Smuzhiyun tbi-handle = <&tbi3>; 129*4882a593Smuzhiyun phy-handle = <&phy3>; 130*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun mdio@27520 { 134*4882a593Smuzhiyun tbi3: tbi-phy@11 { 135*4882a593Smuzhiyun reg = <0x11>; 136*4882a593Smuzhiyun device_type = "tbi-phy"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun pci0: pcie@f8008000 { 142*4882a593Smuzhiyun reg = <0xf8008000 0x1000>; 143*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x20000000 144*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>; 145*4882a593Smuzhiyun interrupt-map-mask = <0xff00 0 0 7>; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun pcie@0 { 148*4882a593Smuzhiyun ranges = <0x02000000 0x0 0x80000000 149*4882a593Smuzhiyun 0x02000000 0x0 0x80000000 150*4882a593Smuzhiyun 0x0 0x20000000 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 153*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 154*4882a593Smuzhiyun 0x0 0x00100000>; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun pci1: pcie@f8009000 { 160*4882a593Smuzhiyun reg = <0xf8009000 0x1000>; 161*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000 162*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun pcie@0 { 165*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xa0000000 166*4882a593Smuzhiyun 0x02000000 0x0 0xa0000000 167*4882a593Smuzhiyun 0x0 0x20000000 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 170*4882a593Smuzhiyun 0x01000000 0x0 0x00000000 171*4882a593Smuzhiyun 0x0 0x00100000>; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun}; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun/include/ "mpc8641si-post.dtsi" 177