xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/p5040si-pre.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * P5040 Silicon/SoC Device Tree Source (pre include)
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2012 - 2015 Freescale Semiconductor Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *       documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *       names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *       derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * This software is provided by Freescale Semiconductor "as is" and any
24*4882a593Smuzhiyun * express or implied warranties, including, but not limited to, the implied
25*4882a593Smuzhiyun * warranties of merchantability and fitness for a particular purpose are
26*4882a593Smuzhiyun * disclaimed. In no event shall Freescale Semiconductor be liable for any
27*4882a593Smuzhiyun * direct, indirect, incidental, special, exemplary, or consequential damages
28*4882a593Smuzhiyun * (including, but not limited to, procurement of substitute goods or services;
29*4882a593Smuzhiyun * loss of use, data, or profits; or business interruption) however caused and
30*4882a593Smuzhiyun * on any theory of liability, whether in contract, strict liability, or tort
31*4882a593Smuzhiyun * (including negligence or otherwise) arising in any way out of the use of this
32*4882a593Smuzhiyun * software, even if advised of the possibility of such damage.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun/dts-v1/;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun/include/ "e5500_power_isa.dtsi"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun/ {
40*4882a593Smuzhiyun	compatible = "fsl,P5040";
41*4882a593Smuzhiyun	#address-cells = <2>;
42*4882a593Smuzhiyun	#size-cells = <2>;
43*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	aliases {
46*4882a593Smuzhiyun		ccsr = &soc;
47*4882a593Smuzhiyun		dcsr = &dcsr;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		serial0 = &serial0;
50*4882a593Smuzhiyun		serial1 = &serial1;
51*4882a593Smuzhiyun		serial2 = &serial2;
52*4882a593Smuzhiyun		serial3 = &serial3;
53*4882a593Smuzhiyun		pci0 = &pci0;
54*4882a593Smuzhiyun		pci1 = &pci1;
55*4882a593Smuzhiyun		pci2 = &pci2;
56*4882a593Smuzhiyun		usb0 = &usb0;
57*4882a593Smuzhiyun		usb1 = &usb1;
58*4882a593Smuzhiyun		dma0 = &dma0;
59*4882a593Smuzhiyun		dma1 = &dma1;
60*4882a593Smuzhiyun		sdhc = &sdhc;
61*4882a593Smuzhiyun		msi0 = &msi0;
62*4882a593Smuzhiyun		msi1 = &msi1;
63*4882a593Smuzhiyun		msi2 = &msi2;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		crypto = &crypto;
66*4882a593Smuzhiyun		sec_jr0 = &sec_jr0;
67*4882a593Smuzhiyun		sec_jr1 = &sec_jr1;
68*4882a593Smuzhiyun		sec_jr2 = &sec_jr2;
69*4882a593Smuzhiyun		sec_jr3 = &sec_jr3;
70*4882a593Smuzhiyun		rtic_a = &rtic_a;
71*4882a593Smuzhiyun		rtic_b = &rtic_b;
72*4882a593Smuzhiyun		rtic_c = &rtic_c;
73*4882a593Smuzhiyun		rtic_d = &rtic_d;
74*4882a593Smuzhiyun		sec_mon = &sec_mon;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		raideng = &raideng;
77*4882a593Smuzhiyun		raideng_jr0 = &raideng_jr0;
78*4882a593Smuzhiyun		raideng_jr1 = &raideng_jr1;
79*4882a593Smuzhiyun		raideng_jr2 = &raideng_jr2;
80*4882a593Smuzhiyun		raideng_jr3 = &raideng_jr3;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		fman0 = &fman0;
83*4882a593Smuzhiyun		fman1 = &fman1;
84*4882a593Smuzhiyun		ethernet0 = &enet0;
85*4882a593Smuzhiyun		ethernet1 = &enet1;
86*4882a593Smuzhiyun		ethernet2 = &enet2;
87*4882a593Smuzhiyun		ethernet3 = &enet3;
88*4882a593Smuzhiyun		ethernet4 = &enet4;
89*4882a593Smuzhiyun		ethernet5 = &enet5;
90*4882a593Smuzhiyun		ethernet6 = &enet6;
91*4882a593Smuzhiyun		ethernet7 = &enet7;
92*4882a593Smuzhiyun		ethernet8 = &enet8;
93*4882a593Smuzhiyun		ethernet9 = &enet9;
94*4882a593Smuzhiyun		ethernet10 = &enet10;
95*4882a593Smuzhiyun		ethernet11 = &enet11;
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun	cpus {
99*4882a593Smuzhiyun		#address-cells = <1>;
100*4882a593Smuzhiyun		#size-cells = <0>;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		cpu0: PowerPC,e5500@0 {
103*4882a593Smuzhiyun			device_type = "cpu";
104*4882a593Smuzhiyun			reg = <0>;
105*4882a593Smuzhiyun			clocks = <&clockgen 1 0>;
106*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
107*4882a593Smuzhiyun			fsl,portid-mapping = <0x80000000>;
108*4882a593Smuzhiyun			L2_0: l2-cache {
109*4882a593Smuzhiyun				next-level-cache = <&cpc>;
110*4882a593Smuzhiyun			};
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun		cpu1: PowerPC,e5500@1 {
113*4882a593Smuzhiyun			device_type = "cpu";
114*4882a593Smuzhiyun			reg = <1>;
115*4882a593Smuzhiyun			clocks = <&clockgen 1 1>;
116*4882a593Smuzhiyun			next-level-cache = <&L2_1>;
117*4882a593Smuzhiyun			fsl,portid-mapping = <0x40000000>;
118*4882a593Smuzhiyun			L2_1: l2-cache {
119*4882a593Smuzhiyun				next-level-cache = <&cpc>;
120*4882a593Smuzhiyun			};
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun		cpu2: PowerPC,e5500@2 {
123*4882a593Smuzhiyun			device_type = "cpu";
124*4882a593Smuzhiyun			reg = <2>;
125*4882a593Smuzhiyun			clocks = <&clockgen 1 2>;
126*4882a593Smuzhiyun			next-level-cache = <&L2_2>;
127*4882a593Smuzhiyun			fsl,portid-mapping = <0x20000000>;
128*4882a593Smuzhiyun			L2_2: l2-cache {
129*4882a593Smuzhiyun				next-level-cache = <&cpc>;
130*4882a593Smuzhiyun			};
131*4882a593Smuzhiyun		};
132*4882a593Smuzhiyun		cpu3: PowerPC,e5500@3 {
133*4882a593Smuzhiyun			device_type = "cpu";
134*4882a593Smuzhiyun			reg = <3>;
135*4882a593Smuzhiyun			clocks = <&clockgen 1 3>;
136*4882a593Smuzhiyun			next-level-cache = <&L2_3>;
137*4882a593Smuzhiyun			fsl,portid-mapping = <0x10000000>;
138*4882a593Smuzhiyun			L2_3: l2-cache {
139*4882a593Smuzhiyun				next-level-cache = <&cpc>;
140*4882a593Smuzhiyun			};
141*4882a593Smuzhiyun		};
142*4882a593Smuzhiyun	};
143*4882a593Smuzhiyun};
144