xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/p5020ds.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * P5020DS Device Tree Source
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2010 - 2015 Freescale Semiconductor Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *       documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *       names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *       derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun/include/ "p5020si-pre.dtsi"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun/ {
38*4882a593Smuzhiyun	model = "fsl,P5020DS";
39*4882a593Smuzhiyun	compatible = "fsl,P5020DS";
40*4882a593Smuzhiyun	#address-cells = <2>;
41*4882a593Smuzhiyun	#size-cells = <2>;
42*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	aliases {
45*4882a593Smuzhiyun		phy_rgmii_0 = &phy_rgmii_0;
46*4882a593Smuzhiyun		phy_rgmii_1 = &phy_rgmii_1;
47*4882a593Smuzhiyun		phy_sgmii_1c = &phy_sgmii_1c;
48*4882a593Smuzhiyun		phy_sgmii_1d = &phy_sgmii_1d;
49*4882a593Smuzhiyun		phy_sgmii_1e = &phy_sgmii_1e;
50*4882a593Smuzhiyun		phy_sgmii_1f = &phy_sgmii_1f;
51*4882a593Smuzhiyun		phy_xgmii_1 = &phy_xgmii_1;
52*4882a593Smuzhiyun		phy_xgmii_2 = &phy_xgmii_2;
53*4882a593Smuzhiyun		emi1_rgmii = &hydra_mdio_rgmii;
54*4882a593Smuzhiyun		emi1_sgmii = &hydra_mdio_sgmii;
55*4882a593Smuzhiyun		emi2_xgmii = &hydra_mdio_xgmii;
56*4882a593Smuzhiyun	};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun	memory {
59*4882a593Smuzhiyun		device_type = "memory";
60*4882a593Smuzhiyun	};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun	reserved-memory {
63*4882a593Smuzhiyun		#address-cells = <2>;
64*4882a593Smuzhiyun		#size-cells = <2>;
65*4882a593Smuzhiyun		ranges;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		bman_fbpr: bman-fbpr {
68*4882a593Smuzhiyun			size = <0 0x1000000>;
69*4882a593Smuzhiyun			alignment = <0 0x1000000>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun		qman_fqd: qman-fqd {
72*4882a593Smuzhiyun			size = <0 0x400000>;
73*4882a593Smuzhiyun			alignment = <0 0x400000>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun		qman_pfdr: qman-pfdr {
76*4882a593Smuzhiyun			size = <0 0x2000000>;
77*4882a593Smuzhiyun			alignment = <0 0x2000000>;
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	dcsr: dcsr@f00000000 {
82*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0x00000000 0x01008000>;
83*4882a593Smuzhiyun	};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun	bportals: bman-portals@ff4000000 {
86*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4000000 0x200000>;
87*4882a593Smuzhiyun	};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun	qportals: qman-portals@ff4200000 {
90*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4200000 0x200000>;
91*4882a593Smuzhiyun	};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun	soc: soc@ffe000000 {
94*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
95*4882a593Smuzhiyun		reg = <0xf 0xfe000000 0 0x00001000>;
96*4882a593Smuzhiyun		spi@110000 {
97*4882a593Smuzhiyun			flash@0 {
98*4882a593Smuzhiyun				#address-cells = <1>;
99*4882a593Smuzhiyun				#size-cells = <1>;
100*4882a593Smuzhiyun				compatible = "spansion,s25sl12801", "jedec,spi-nor";
101*4882a593Smuzhiyun				reg = <0>;
102*4882a593Smuzhiyun				spi-max-frequency = <40000000>; /* input clock */
103*4882a593Smuzhiyun				partition@u-boot {
104*4882a593Smuzhiyun					label = "u-boot";
105*4882a593Smuzhiyun					reg = <0x00000000 0x00100000>;
106*4882a593Smuzhiyun					read-only;
107*4882a593Smuzhiyun				};
108*4882a593Smuzhiyun				partition@kernel {
109*4882a593Smuzhiyun					label = "kernel";
110*4882a593Smuzhiyun					reg = <0x00100000 0x00500000>;
111*4882a593Smuzhiyun					read-only;
112*4882a593Smuzhiyun				};
113*4882a593Smuzhiyun				partition@dtb {
114*4882a593Smuzhiyun					label = "dtb";
115*4882a593Smuzhiyun					reg = <0x00600000 0x00100000>;
116*4882a593Smuzhiyun					read-only;
117*4882a593Smuzhiyun				};
118*4882a593Smuzhiyun				partition@fs {
119*4882a593Smuzhiyun					label = "file system";
120*4882a593Smuzhiyun					reg = <0x00700000 0x00900000>;
121*4882a593Smuzhiyun				};
122*4882a593Smuzhiyun			};
123*4882a593Smuzhiyun		};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun		i2c@118100 {
126*4882a593Smuzhiyun			eeprom@51 {
127*4882a593Smuzhiyun				compatible = "atmel,24c256";
128*4882a593Smuzhiyun				reg = <0x51>;
129*4882a593Smuzhiyun			};
130*4882a593Smuzhiyun			eeprom@52 {
131*4882a593Smuzhiyun				compatible = "atmel,24c256";
132*4882a593Smuzhiyun				reg = <0x52>;
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun		};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun		i2c@119100 {
137*4882a593Smuzhiyun			rtc@68 {
138*4882a593Smuzhiyun				compatible = "dallas,ds3232";
139*4882a593Smuzhiyun				reg = <0x68>;
140*4882a593Smuzhiyun				interrupts = <0x1 0x1 0 0>;
141*4882a593Smuzhiyun			};
142*4882a593Smuzhiyun			ina220@40 {
143*4882a593Smuzhiyun				compatible = "ti,ina220";
144*4882a593Smuzhiyun				reg = <0x40>;
145*4882a593Smuzhiyun				shunt-resistor = <1000>;
146*4882a593Smuzhiyun			};
147*4882a593Smuzhiyun			ina220@41 {
148*4882a593Smuzhiyun				compatible = "ti,ina220";
149*4882a593Smuzhiyun				reg = <0x41>;
150*4882a593Smuzhiyun				shunt-resistor = <1000>;
151*4882a593Smuzhiyun			};
152*4882a593Smuzhiyun			ina220@44 {
153*4882a593Smuzhiyun				compatible = "ti,ina220";
154*4882a593Smuzhiyun				reg = <0x44>;
155*4882a593Smuzhiyun				shunt-resistor = <1000>;
156*4882a593Smuzhiyun			};
157*4882a593Smuzhiyun			ina220@45 {
158*4882a593Smuzhiyun				compatible = "ti,ina220";
159*4882a593Smuzhiyun				reg = <0x45>;
160*4882a593Smuzhiyun				shunt-resistor = <1000>;
161*4882a593Smuzhiyun			};
162*4882a593Smuzhiyun			adt7461@4c {
163*4882a593Smuzhiyun				compatible = "adi,adt7461";
164*4882a593Smuzhiyun				reg = <0x4c>;
165*4882a593Smuzhiyun			};
166*4882a593Smuzhiyun		};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun		fman@400000 {
169*4882a593Smuzhiyun			ethernet@e0000 {
170*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_1c>;
171*4882a593Smuzhiyun				phy-connection-type = "sgmii";
172*4882a593Smuzhiyun			};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun			ethernet@e2000 {
175*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_1d>;
176*4882a593Smuzhiyun				phy-connection-type = "sgmii";
177*4882a593Smuzhiyun			};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun			ethernet@e4000 {
180*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_1e>;
181*4882a593Smuzhiyun				phy-connection-type = "sgmii";
182*4882a593Smuzhiyun			};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun			ethernet@e6000 {
185*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_1f>;
186*4882a593Smuzhiyun				phy-connection-type = "sgmii";
187*4882a593Smuzhiyun			};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun			ethernet@e8000 {
190*4882a593Smuzhiyun				phy-handle = <&phy_rgmii_1>;
191*4882a593Smuzhiyun				phy-connection-type = "rgmii";
192*4882a593Smuzhiyun			};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun			ethernet@f0000 {
195*4882a593Smuzhiyun				phy-handle = <&phy_xgmii_1>;
196*4882a593Smuzhiyun				phy-connection-type = "xgmii";
197*4882a593Smuzhiyun			};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun			hydra_mdio_xgmii: mdio@f1000 {
200*4882a593Smuzhiyun				status = "disabled";
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun				phy_xgmii_1: ethernet-phy@4 {
203*4882a593Smuzhiyun					compatible = "ethernet-phy-ieee802.3-c45";
204*4882a593Smuzhiyun					reg = <0x4>;
205*4882a593Smuzhiyun				};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun				phy_xgmii_2: ethernet-phy@0 {
208*4882a593Smuzhiyun					compatible = "ethernet-phy-ieee802.3-c45";
209*4882a593Smuzhiyun					reg = <0x0>;
210*4882a593Smuzhiyun				};
211*4882a593Smuzhiyun			};
212*4882a593Smuzhiyun		};
213*4882a593Smuzhiyun	};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun	rio: rapidio@ffe0c0000 {
216*4882a593Smuzhiyun		reg = <0xf 0xfe0c0000 0 0x11000>;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun		port1 {
219*4882a593Smuzhiyun			ranges = <0 0 0xc 0x20000000 0 0x10000000>;
220*4882a593Smuzhiyun		};
221*4882a593Smuzhiyun		port2 {
222*4882a593Smuzhiyun			ranges = <0 0 0xc 0x30000000 0 0x10000000>;
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun	};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun	lbc: localbus@ffe124000 {
227*4882a593Smuzhiyun		reg = <0xf 0xfe124000 0 0x1000>;
228*4882a593Smuzhiyun		ranges = <0 0 0xf 0xe8000000 0x08000000
229*4882a593Smuzhiyun			  2 0 0xf 0xffa00000 0x00040000
230*4882a593Smuzhiyun			  3 0 0xf 0xffdf0000 0x00008000>;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		flash@0,0 {
233*4882a593Smuzhiyun			compatible = "cfi-flash";
234*4882a593Smuzhiyun			reg = <0 0 0x08000000>;
235*4882a593Smuzhiyun			bank-width = <2>;
236*4882a593Smuzhiyun			device-width = <2>;
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun		nand@2,0 {
240*4882a593Smuzhiyun			#address-cells = <1>;
241*4882a593Smuzhiyun			#size-cells = <1>;
242*4882a593Smuzhiyun			compatible = "fsl,elbc-fcm-nand";
243*4882a593Smuzhiyun			reg = <0x2 0x0 0x40000>;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun			partition@0 {
246*4882a593Smuzhiyun				label = "NAND U-Boot Image";
247*4882a593Smuzhiyun				reg = <0x0 0x02000000>;
248*4882a593Smuzhiyun				read-only;
249*4882a593Smuzhiyun			};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun			partition@2000000 {
252*4882a593Smuzhiyun				label = "NAND Root File System";
253*4882a593Smuzhiyun				reg = <0x02000000 0x10000000>;
254*4882a593Smuzhiyun			};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun			partition@12000000 {
257*4882a593Smuzhiyun				label = "NAND Compressed RFS Image";
258*4882a593Smuzhiyun				reg = <0x12000000 0x08000000>;
259*4882a593Smuzhiyun			};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun			partition@1a000000 {
262*4882a593Smuzhiyun				label = "NAND Linux Kernel Image";
263*4882a593Smuzhiyun				reg = <0x1a000000 0x04000000>;
264*4882a593Smuzhiyun			};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun			partition@1e000000 {
267*4882a593Smuzhiyun				label = "NAND DTB Image";
268*4882a593Smuzhiyun				reg = <0x1e000000 0x01000000>;
269*4882a593Smuzhiyun			};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun			partition@1f000000 {
272*4882a593Smuzhiyun				label = "NAND Writable User area";
273*4882a593Smuzhiyun				reg = <0x1f000000 0x21000000>;
274*4882a593Smuzhiyun			};
275*4882a593Smuzhiyun		};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun		board-control@3,0 {
278*4882a593Smuzhiyun			#address-cells = <1>;
279*4882a593Smuzhiyun			#size-cells = <1>;
280*4882a593Smuzhiyun			compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
281*4882a593Smuzhiyun			reg = <3 0 0x30>;
282*4882a593Smuzhiyun			ranges = <0 3 0 0x30>;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun			mdio-mux-emi1 {
285*4882a593Smuzhiyun				#address-cells = <1>;
286*4882a593Smuzhiyun				#size-cells = <0>;
287*4882a593Smuzhiyun				compatible = "mdio-mux-mmioreg", "mdio-mux";
288*4882a593Smuzhiyun				mdio-parent-bus = <&mdio0>;
289*4882a593Smuzhiyun				reg = <9 1>;
290*4882a593Smuzhiyun				mux-mask = <0x78>;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun				hydra_mdio_rgmii: rgmii-mdio@8 {
293*4882a593Smuzhiyun					#address-cells = <1>;
294*4882a593Smuzhiyun					#size-cells = <0>;
295*4882a593Smuzhiyun					reg = <8>;
296*4882a593Smuzhiyun					status = "disabled";
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun					phy_rgmii_0: ethernet-phy@0 {
299*4882a593Smuzhiyun						reg = <0x0>;
300*4882a593Smuzhiyun					};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun					phy_rgmii_1: ethernet-phy@1 {
303*4882a593Smuzhiyun						reg = <0x1>;
304*4882a593Smuzhiyun					};
305*4882a593Smuzhiyun				};
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun				hydra_mdio_sgmii: sgmii-mdio@28 {
308*4882a593Smuzhiyun					#address-cells = <1>;
309*4882a593Smuzhiyun					#size-cells = <0>;
310*4882a593Smuzhiyun					reg = <0x28>;
311*4882a593Smuzhiyun					status = "disabled";
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun					phy_sgmii_1c: ethernet-phy@1c {
314*4882a593Smuzhiyun						reg = <0x1c>;
315*4882a593Smuzhiyun					};
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun					phy_sgmii_1d: ethernet-phy@1d {
318*4882a593Smuzhiyun						reg = <0x1d>;
319*4882a593Smuzhiyun					};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun					phy_sgmii_1e: ethernet-phy@1e {
322*4882a593Smuzhiyun						reg = <0x1e>;
323*4882a593Smuzhiyun					};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun					phy_sgmii_1f: ethernet-phy@1f {
326*4882a593Smuzhiyun						reg = <0x1f>;
327*4882a593Smuzhiyun					};
328*4882a593Smuzhiyun				};
329*4882a593Smuzhiyun			};
330*4882a593Smuzhiyun		};
331*4882a593Smuzhiyun	};
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun	pci0: pcie@ffe200000 {
334*4882a593Smuzhiyun		reg = <0xf 0xfe200000 0 0x1000>;
335*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
336*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
337*4882a593Smuzhiyun		pcie@0 {
338*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
339*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
340*4882a593Smuzhiyun				  0 0x20000000
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun				  0x01000000 0 0x00000000
343*4882a593Smuzhiyun				  0x01000000 0 0x00000000
344*4882a593Smuzhiyun				  0 0x00010000>;
345*4882a593Smuzhiyun		};
346*4882a593Smuzhiyun	};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun	pci1: pcie@ffe201000 {
349*4882a593Smuzhiyun		reg = <0xf 0xfe201000 0 0x1000>;
350*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
351*4882a593Smuzhiyun			  0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
352*4882a593Smuzhiyun		pcie@0 {
353*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
354*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
355*4882a593Smuzhiyun				  0 0x20000000
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun				  0x01000000 0 0x00000000
358*4882a593Smuzhiyun				  0x01000000 0 0x00000000
359*4882a593Smuzhiyun				  0 0x00010000>;
360*4882a593Smuzhiyun		};
361*4882a593Smuzhiyun	};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun	pci2: pcie@ffe202000 {
364*4882a593Smuzhiyun		reg = <0xf 0xfe202000 0 0x1000>;
365*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
366*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
367*4882a593Smuzhiyun		pcie@0 {
368*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
369*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
370*4882a593Smuzhiyun				  0 0x20000000
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun				  0x01000000 0 0x00000000
373*4882a593Smuzhiyun				  0x01000000 0 0x00000000
374*4882a593Smuzhiyun				  0 0x00010000>;
375*4882a593Smuzhiyun		};
376*4882a593Smuzhiyun	};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun	pci3: pcie@ffe203000 {
379*4882a593Smuzhiyun		reg = <0xf 0xfe203000 0 0x1000>;
380*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
381*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
382*4882a593Smuzhiyun		pcie@0 {
383*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
384*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
385*4882a593Smuzhiyun				  0 0x20000000
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun				  0x01000000 0 0x00000000
388*4882a593Smuzhiyun				  0x01000000 0 0x00000000
389*4882a593Smuzhiyun				  0 0x00010000>;
390*4882a593Smuzhiyun		};
391*4882a593Smuzhiyun	};
392*4882a593Smuzhiyun};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun/include/ "p5020si-post.dtsi"
395