xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/p2041rdb.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * P2041RDB Device Tree Source
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2011 - 2015 Freescale Semiconductor Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *       documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *       names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *       derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun/include/ "p2041si-pre.dtsi"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun/ {
38*4882a593Smuzhiyun	model = "fsl,P2041RDB";
39*4882a593Smuzhiyun	compatible = "fsl,P2041RDB";
40*4882a593Smuzhiyun	#address-cells = <2>;
41*4882a593Smuzhiyun	#size-cells = <2>;
42*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	aliases {
45*4882a593Smuzhiyun		phy_rgmii_0 = &phy_rgmii_0;
46*4882a593Smuzhiyun		phy_rgmii_1 = &phy_rgmii_1;
47*4882a593Smuzhiyun		phy_sgmii_2 = &phy_sgmii_2;
48*4882a593Smuzhiyun		phy_sgmii_3 = &phy_sgmii_3;
49*4882a593Smuzhiyun		phy_sgmii_4 = &phy_sgmii_4;
50*4882a593Smuzhiyun		phy_sgmii_1c = &phy_sgmii_1c;
51*4882a593Smuzhiyun		phy_sgmii_1d = &phy_sgmii_1d;
52*4882a593Smuzhiyun		phy_sgmii_1e = &phy_sgmii_1e;
53*4882a593Smuzhiyun		phy_sgmii_1f = &phy_sgmii_1f;
54*4882a593Smuzhiyun		phy_xgmii_2 = &phy_xgmii_2;
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	memory {
58*4882a593Smuzhiyun		device_type = "memory";
59*4882a593Smuzhiyun	};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun	reserved-memory {
62*4882a593Smuzhiyun		#address-cells = <2>;
63*4882a593Smuzhiyun		#size-cells = <2>;
64*4882a593Smuzhiyun		ranges;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		bman_fbpr: bman-fbpr {
67*4882a593Smuzhiyun			size = <0 0x1000000>;
68*4882a593Smuzhiyun			alignment = <0 0x1000000>;
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun		qman_fqd: qman-fqd {
71*4882a593Smuzhiyun			size = <0 0x400000>;
72*4882a593Smuzhiyun			alignment = <0 0x400000>;
73*4882a593Smuzhiyun		};
74*4882a593Smuzhiyun		qman_pfdr: qman-pfdr {
75*4882a593Smuzhiyun			size = <0 0x2000000>;
76*4882a593Smuzhiyun			alignment = <0 0x2000000>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	dcsr: dcsr@f00000000 {
81*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0x00000000 0x01008000>;
82*4882a593Smuzhiyun	};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun	bportals: bman-portals@ff4000000 {
85*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4000000 0x200000>;
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	qportals: qman-portals@ff4200000 {
89*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4200000 0x200000>;
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun	soc: soc@ffe000000 {
93*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
94*4882a593Smuzhiyun		reg = <0xf 0xfe000000 0 0x00001000>;
95*4882a593Smuzhiyun		spi@110000 {
96*4882a593Smuzhiyun			flash@0 {
97*4882a593Smuzhiyun				#address-cells = <1>;
98*4882a593Smuzhiyun				#size-cells = <1>;
99*4882a593Smuzhiyun				compatible = "spansion,s25sl12801", "jedec,spi-nor";
100*4882a593Smuzhiyun				reg = <0>;
101*4882a593Smuzhiyun				spi-max-frequency = <40000000>; /* input clock */
102*4882a593Smuzhiyun				partition@u-boot {
103*4882a593Smuzhiyun					label = "u-boot";
104*4882a593Smuzhiyun					reg = <0x00000000 0x00100000>;
105*4882a593Smuzhiyun					read-only;
106*4882a593Smuzhiyun				};
107*4882a593Smuzhiyun				partition@kernel {
108*4882a593Smuzhiyun					label = "kernel";
109*4882a593Smuzhiyun					reg = <0x00100000 0x00500000>;
110*4882a593Smuzhiyun					read-only;
111*4882a593Smuzhiyun				};
112*4882a593Smuzhiyun				partition@dtb {
113*4882a593Smuzhiyun					label = "dtb";
114*4882a593Smuzhiyun					reg = <0x00600000 0x00100000>;
115*4882a593Smuzhiyun					read-only;
116*4882a593Smuzhiyun				};
117*4882a593Smuzhiyun				partition@fs {
118*4882a593Smuzhiyun					label = "file system";
119*4882a593Smuzhiyun					reg = <0x00700000 0x00900000>;
120*4882a593Smuzhiyun				};
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun		};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun		i2c@118000 {
125*4882a593Smuzhiyun			lm75b@48 {
126*4882a593Smuzhiyun				compatible = "nxp,lm75a";
127*4882a593Smuzhiyun				reg = <0x48>;
128*4882a593Smuzhiyun			};
129*4882a593Smuzhiyun			eeprom@50 {
130*4882a593Smuzhiyun				compatible = "atmel,24c256";
131*4882a593Smuzhiyun				reg = <0x50>;
132*4882a593Smuzhiyun			};
133*4882a593Smuzhiyun			rtc@68 {
134*4882a593Smuzhiyun				compatible = "pericom,pt7c4338";
135*4882a593Smuzhiyun				reg = <0x68>;
136*4882a593Smuzhiyun			};
137*4882a593Smuzhiyun			adt7461@4c {
138*4882a593Smuzhiyun				compatible = "adi,adt7461";
139*4882a593Smuzhiyun				reg = <0x4c>;
140*4882a593Smuzhiyun			};
141*4882a593Smuzhiyun		};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun		i2c@118100 {
144*4882a593Smuzhiyun			eeprom@50 {
145*4882a593Smuzhiyun				compatible = "atmel,24c256";
146*4882a593Smuzhiyun				reg = <0x50>;
147*4882a593Smuzhiyun			};
148*4882a593Smuzhiyun		};
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun		usb1: usb@211000 {
151*4882a593Smuzhiyun			dr_mode = "host";
152*4882a593Smuzhiyun		};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun		fman@400000 {
155*4882a593Smuzhiyun			ethernet@e0000 {
156*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_2>;
157*4882a593Smuzhiyun				phy-connection-type = "sgmii";
158*4882a593Smuzhiyun			};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun			mdio@e1120 {
161*4882a593Smuzhiyun				phy_rgmii_0: ethernet-phy@0 {
162*4882a593Smuzhiyun					reg = <0x0>;
163*4882a593Smuzhiyun				};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun				phy_rgmii_1: ethernet-phy@1 {
166*4882a593Smuzhiyun					reg = <0x1>;
167*4882a593Smuzhiyun				};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun				phy_sgmii_2: ethernet-phy@2 {
170*4882a593Smuzhiyun					reg = <0x2>;
171*4882a593Smuzhiyun				};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun				phy_sgmii_3: ethernet-phy@3 {
174*4882a593Smuzhiyun					reg = <0x3>;
175*4882a593Smuzhiyun				};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun				phy_sgmii_4: ethernet-phy@4 {
178*4882a593Smuzhiyun					reg = <0x4>;
179*4882a593Smuzhiyun				};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun				phy_sgmii_1c: ethernet-phy@1c {
182*4882a593Smuzhiyun					reg = <0x1c>;
183*4882a593Smuzhiyun				};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun				phy_sgmii_1d: ethernet-phy@1d {
186*4882a593Smuzhiyun					reg = <0x1d>;
187*4882a593Smuzhiyun				};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun				phy_sgmii_1e: ethernet-phy@1e {
190*4882a593Smuzhiyun					reg = <0x1e>;
191*4882a593Smuzhiyun				};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun				phy_sgmii_1f: ethernet-phy@1f {
194*4882a593Smuzhiyun					reg = <0x1f>;
195*4882a593Smuzhiyun				};
196*4882a593Smuzhiyun			};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun			ethernet@e2000 {
199*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_3>;
200*4882a593Smuzhiyun				phy-connection-type = "sgmii";
201*4882a593Smuzhiyun			};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun			ethernet@e4000 {
204*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_4>;
205*4882a593Smuzhiyun				phy-connection-type = "sgmii";
206*4882a593Smuzhiyun			};
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun			ethernet@e6000 {
209*4882a593Smuzhiyun				phy-handle = <&phy_rgmii_1>;
210*4882a593Smuzhiyun				phy-connection-type = "rgmii";
211*4882a593Smuzhiyun			};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun			ethernet@e8000 {
214*4882a593Smuzhiyun				phy-handle = <&phy_rgmii_0>;
215*4882a593Smuzhiyun				phy-connection-type = "rgmii";
216*4882a593Smuzhiyun			};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun			ethernet@f0000 {
219*4882a593Smuzhiyun				phy-handle = <&phy_xgmii_2>;
220*4882a593Smuzhiyun				phy-connection-type = "xgmii";
221*4882a593Smuzhiyun			};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun			mdio@f1000 {
224*4882a593Smuzhiyun				phy_xgmii_2: ethernet-phy@0 {
225*4882a593Smuzhiyun					compatible = "ethernet-phy-ieee802.3-c45";
226*4882a593Smuzhiyun					reg = <0x0>;
227*4882a593Smuzhiyun				};
228*4882a593Smuzhiyun			};
229*4882a593Smuzhiyun		};
230*4882a593Smuzhiyun	};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun	rio: rapidio@ffe0c0000 {
233*4882a593Smuzhiyun		reg = <0xf 0xfe0c0000 0 0x11000>;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun		port1 {
236*4882a593Smuzhiyun			ranges = <0 0 0xc 0x20000000 0 0x10000000>;
237*4882a593Smuzhiyun		};
238*4882a593Smuzhiyun		port2 {
239*4882a593Smuzhiyun			ranges = <0 0 0xc 0x30000000 0 0x10000000>;
240*4882a593Smuzhiyun		};
241*4882a593Smuzhiyun	};
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun	lbc: localbus@ffe124000 {
244*4882a593Smuzhiyun		reg = <0xf 0xfe124000 0 0x1000>;
245*4882a593Smuzhiyun		ranges = <0 0 0xf 0xe8000000 0x08000000
246*4882a593Smuzhiyun			  1 0 0xf 0xffa00000 0x00040000>;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun		flash@0,0 {
249*4882a593Smuzhiyun			compatible = "cfi-flash";
250*4882a593Smuzhiyun			reg = <0 0 0x08000000>;
251*4882a593Smuzhiyun			bank-width = <2>;
252*4882a593Smuzhiyun			device-width = <2>;
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun		nand@1,0 {
256*4882a593Smuzhiyun			#address-cells = <1>;
257*4882a593Smuzhiyun			#size-cells = <1>;
258*4882a593Smuzhiyun			compatible = "fsl,elbc-fcm-nand";
259*4882a593Smuzhiyun			reg = <0x1 0x0 0x40000>;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun			partition@0 {
262*4882a593Smuzhiyun				label = "NAND U-Boot Image";
263*4882a593Smuzhiyun				reg = <0x0 0x02000000>;
264*4882a593Smuzhiyun				read-only;
265*4882a593Smuzhiyun			};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun			partition@2000000 {
268*4882a593Smuzhiyun				label = "NAND Root File System";
269*4882a593Smuzhiyun				reg = <0x02000000 0x10000000>;
270*4882a593Smuzhiyun			};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun			partition@12000000 {
273*4882a593Smuzhiyun				label = "NAND Compressed RFS Image";
274*4882a593Smuzhiyun				reg = <0x12000000 0x08000000>;
275*4882a593Smuzhiyun			};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun			partition@1a000000 {
278*4882a593Smuzhiyun				label = "NAND Linux Kernel Image";
279*4882a593Smuzhiyun				reg = <0x1a000000 0x04000000>;
280*4882a593Smuzhiyun			};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun			partition@1e000000 {
283*4882a593Smuzhiyun				label = "NAND DTB Image";
284*4882a593Smuzhiyun				reg = <0x1e000000 0x01000000>;
285*4882a593Smuzhiyun			};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun			partition@1f000000 {
288*4882a593Smuzhiyun				label = "NAND Writable User area";
289*4882a593Smuzhiyun				reg = <0x1f000000 0x01000000>;
290*4882a593Smuzhiyun			};
291*4882a593Smuzhiyun		};
292*4882a593Smuzhiyun	};
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun	pci0: pcie@ffe200000 {
295*4882a593Smuzhiyun		reg = <0xf 0xfe200000 0 0x1000>;
296*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
297*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
298*4882a593Smuzhiyun		pcie@0 {
299*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
300*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
301*4882a593Smuzhiyun				  0 0x20000000
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun				  0x01000000 0 0x00000000
304*4882a593Smuzhiyun				  0x01000000 0 0x00000000
305*4882a593Smuzhiyun				  0 0x00010000>;
306*4882a593Smuzhiyun		};
307*4882a593Smuzhiyun	};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun	pci1: pcie@ffe201000 {
310*4882a593Smuzhiyun		reg = <0xf 0xfe201000 0 0x1000>;
311*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
312*4882a593Smuzhiyun			  0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
313*4882a593Smuzhiyun		pcie@0 {
314*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
315*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
316*4882a593Smuzhiyun				  0 0x20000000
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun				  0x01000000 0 0x00000000
319*4882a593Smuzhiyun				  0x01000000 0 0x00000000
320*4882a593Smuzhiyun				  0 0x00010000>;
321*4882a593Smuzhiyun		};
322*4882a593Smuzhiyun	};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun	pci2: pcie@ffe202000 {
325*4882a593Smuzhiyun		reg = <0xf 0xfe202000 0 0x1000>;
326*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
327*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
328*4882a593Smuzhiyun		pcie@0 {
329*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
330*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
331*4882a593Smuzhiyun				  0 0x20000000
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun				  0x01000000 0 0x00000000
334*4882a593Smuzhiyun				  0x01000000 0 0x00000000
335*4882a593Smuzhiyun				  0 0x00010000>;
336*4882a593Smuzhiyun		};
337*4882a593Smuzhiyun	};
338*4882a593Smuzhiyun};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun/include/ "p2041si-post.dtsi"
341