xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/p2020si-post.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * P2020/P2010 Silicon/SoC Device Tree Source (post include)
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *       documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *       names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *       derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun&lbc {
36*4882a593Smuzhiyun	#address-cells = <2>;
37*4882a593Smuzhiyun	#size-cells = <1>;
38*4882a593Smuzhiyun	compatible = "fsl,p2020-elbc", "fsl,elbc", "simple-bus";
39*4882a593Smuzhiyun	interrupts = <19 2 0 0>;
40*4882a593Smuzhiyun};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun/* controller at 0xa000 */
43*4882a593Smuzhiyun&pci0 {
44*4882a593Smuzhiyun	compatible = "fsl,mpc8548-pcie";
45*4882a593Smuzhiyun	device_type = "pci";
46*4882a593Smuzhiyun	#size-cells = <2>;
47*4882a593Smuzhiyun	#address-cells = <3>;
48*4882a593Smuzhiyun	bus-range = <0 255>;
49*4882a593Smuzhiyun	clock-frequency = <33333333>;
50*4882a593Smuzhiyun	interrupts = <26 2 0 0>;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	pcie@0 {
53*4882a593Smuzhiyun		reg = <0 0 0 0 0>;
54*4882a593Smuzhiyun		#interrupt-cells = <1>;
55*4882a593Smuzhiyun		#size-cells = <2>;
56*4882a593Smuzhiyun		#address-cells = <3>;
57*4882a593Smuzhiyun		device_type = "pci";
58*4882a593Smuzhiyun		interrupts = <26 2 0 0>;
59*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0 0 7>;
60*4882a593Smuzhiyun		interrupt-map = <
61*4882a593Smuzhiyun			/* IDSEL 0x0 */
62*4882a593Smuzhiyun			0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0
63*4882a593Smuzhiyun			0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0
64*4882a593Smuzhiyun			0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0
65*4882a593Smuzhiyun			0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0
66*4882a593Smuzhiyun			>;
67*4882a593Smuzhiyun	};
68*4882a593Smuzhiyun};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun/* controller at 0x9000 */
71*4882a593Smuzhiyun&pci1 {
72*4882a593Smuzhiyun	compatible = "fsl,mpc8548-pcie";
73*4882a593Smuzhiyun	device_type = "pci";
74*4882a593Smuzhiyun	#size-cells = <2>;
75*4882a593Smuzhiyun	#address-cells = <3>;
76*4882a593Smuzhiyun	bus-range = <0 255>;
77*4882a593Smuzhiyun	clock-frequency = <33333333>;
78*4882a593Smuzhiyun	interrupts = <25 2 0 0>;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	pcie@0 {
81*4882a593Smuzhiyun		reg = <0 0 0 0 0>;
82*4882a593Smuzhiyun		#interrupt-cells = <1>;
83*4882a593Smuzhiyun		#size-cells = <2>;
84*4882a593Smuzhiyun		#address-cells = <3>;
85*4882a593Smuzhiyun		device_type = "pci";
86*4882a593Smuzhiyun		interrupts = <25 2 0 0>;
87*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0 0 7>;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun		interrupt-map = <
90*4882a593Smuzhiyun			/* IDSEL 0x0 */
91*4882a593Smuzhiyun			0000 0x0 0x0 0x1 &mpic 0x4 0x1 0x0 0x0
92*4882a593Smuzhiyun			0000 0x0 0x0 0x2 &mpic 0x5 0x1 0x0 0x0
93*4882a593Smuzhiyun			0000 0x0 0x0 0x3 &mpic 0x6 0x1 0x0 0x0
94*4882a593Smuzhiyun			0000 0x0 0x0 0x4 &mpic 0x7 0x1 0x0 0x0
95*4882a593Smuzhiyun			>;
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun/* controller at 0x8000 */
100*4882a593Smuzhiyun&pci2 {
101*4882a593Smuzhiyun	compatible = "fsl,mpc8548-pcie";
102*4882a593Smuzhiyun	device_type = "pci";
103*4882a593Smuzhiyun	#size-cells = <2>;
104*4882a593Smuzhiyun	#address-cells = <3>;
105*4882a593Smuzhiyun	bus-range = <0 255>;
106*4882a593Smuzhiyun	clock-frequency = <33333333>;
107*4882a593Smuzhiyun	interrupts = <24 2 0 0>;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	pcie@0 {
110*4882a593Smuzhiyun		reg = <0 0 0 0 0>;
111*4882a593Smuzhiyun		#interrupt-cells = <1>;
112*4882a593Smuzhiyun		#size-cells = <2>;
113*4882a593Smuzhiyun		#address-cells = <3>;
114*4882a593Smuzhiyun		device_type = "pci";
115*4882a593Smuzhiyun		interrupts = <24 2 0 0>;
116*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0 0 7>;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun		interrupt-map = <
119*4882a593Smuzhiyun			/* IDSEL 0x0 */
120*4882a593Smuzhiyun			0000 0x0 0x0 0x1 &mpic 0x8 0x1 0x0 0x0
121*4882a593Smuzhiyun			0000 0x0 0x0 0x2 &mpic 0x9 0x1 0x0 0x0
122*4882a593Smuzhiyun			0000 0x0 0x0 0x3 &mpic 0xa 0x1 0x0 0x0
123*4882a593Smuzhiyun			0000 0x0 0x0 0x4 &mpic 0xb 0x1 0x0 0x0
124*4882a593Smuzhiyun			>;
125*4882a593Smuzhiyun	};
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun&soc {
129*4882a593Smuzhiyun	#address-cells = <1>;
130*4882a593Smuzhiyun	#size-cells = <1>;
131*4882a593Smuzhiyun	device_type = "soc";
132*4882a593Smuzhiyun	compatible = "fsl,p2020-immr", "simple-bus";
133*4882a593Smuzhiyun	bus-frequency = <0>;		// Filled out by uboot.
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	ecm-law@0 {
136*4882a593Smuzhiyun		compatible = "fsl,ecm-law";
137*4882a593Smuzhiyun		reg = <0x0 0x1000>;
138*4882a593Smuzhiyun		fsl,num-laws = <12>;
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun	ecm@1000 {
142*4882a593Smuzhiyun		compatible = "fsl,p2020-ecm", "fsl,ecm";
143*4882a593Smuzhiyun		reg = <0x1000 0x1000>;
144*4882a593Smuzhiyun		interrupts = <17 2 0 0>;
145*4882a593Smuzhiyun	};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun	memory-controller@2000 {
148*4882a593Smuzhiyun		compatible = "fsl,p2020-memory-controller";
149*4882a593Smuzhiyun		reg = <0x2000 0x1000>;
150*4882a593Smuzhiyun		interrupts = <18 2 0 0>;
151*4882a593Smuzhiyun	};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun/include/ "pq3-i2c-0.dtsi"
154*4882a593Smuzhiyun/include/ "pq3-i2c-1.dtsi"
155*4882a593Smuzhiyun/include/ "pq3-duart-0.dtsi"
156*4882a593Smuzhiyun/include/ "pq3-espi-0.dtsi"
157*4882a593Smuzhiyun	spi0: spi@7000 {
158*4882a593Smuzhiyun		fsl,espi-num-chipselects = <4>;
159*4882a593Smuzhiyun	};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun/include/ "pq3-dma-1.dtsi"
162*4882a593Smuzhiyun/include/ "pq3-gpio-0.dtsi"
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun	L2: l2-cache-controller@20000 {
165*4882a593Smuzhiyun		compatible = "fsl,p2020-l2-cache-controller";
166*4882a593Smuzhiyun		reg = <0x20000 0x1000>;
167*4882a593Smuzhiyun		cache-line-size = <32>;	// 32 bytes
168*4882a593Smuzhiyun		cache-size = <0x80000>; // L2,512K
169*4882a593Smuzhiyun		interrupts = <16 2 0 0>;
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun/include/ "pq3-dma-0.dtsi"
173*4882a593Smuzhiyun/include/ "pq3-usb2-dr-0.dtsi"
174*4882a593Smuzhiyun	usb@22000 {
175*4882a593Smuzhiyun		compatible = "fsl-usb2-dr-v1.6", "fsl-usb2-dr";
176*4882a593Smuzhiyun	};
177*4882a593Smuzhiyun/include/ "pq3-etsec1-0.dtsi"
178*4882a593Smuzhiyun/include/ "pq3-etsec1-timer-0.dtsi"
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun	ptp_clock@24e00 {
181*4882a593Smuzhiyun		interrupts = <68 2 0 0 69 2 0 0 70 2 0 0>;
182*4882a593Smuzhiyun	};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun/include/ "pq3-etsec1-1.dtsi"
186*4882a593Smuzhiyun/include/ "pq3-etsec1-2.dtsi"
187*4882a593Smuzhiyun/include/ "pq3-esdhc-0.dtsi"
188*4882a593Smuzhiyun	sdhc@2e000 {
189*4882a593Smuzhiyun		compatible = "fsl,p2020-esdhc", "fsl,esdhc";
190*4882a593Smuzhiyun	};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun/include/ "pq3-sec3.1-0.dtsi"
193*4882a593Smuzhiyun/include/ "pq3-mpic.dtsi"
194*4882a593Smuzhiyun/include/ "pq3-mpic-timer-B.dtsi"
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun	global-utilities@e0000 {
197*4882a593Smuzhiyun		compatible = "fsl,p2020-guts";
198*4882a593Smuzhiyun		reg = <0xe0000 0x1000>;
199*4882a593Smuzhiyun		fsl,has-rstcr;
200*4882a593Smuzhiyun	};
201*4882a593Smuzhiyun};
202