1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * P2020 DS Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2009-2011 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/include/ "p2020si-pre.dtsi" 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "fsl,P2020DS"; 12*4882a593Smuzhiyun compatible = "fsl,P2020DS"; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun memory { 15*4882a593Smuzhiyun device_type = "memory"; 16*4882a593Smuzhiyun }; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun board_lbc: lbc: localbus@ffe05000 { 19*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 20*4882a593Smuzhiyun 0x1 0x0 0x0 0xe0000000 0x08000000 21*4882a593Smuzhiyun 0x2 0x0 0x0 0xffa00000 0x00040000 22*4882a593Smuzhiyun 0x3 0x0 0x0 0xffdf0000 0x00008000 23*4882a593Smuzhiyun 0x4 0x0 0x0 0xffa40000 0x00040000 24*4882a593Smuzhiyun 0x5 0x0 0x0 0xffa80000 0x00040000 25*4882a593Smuzhiyun 0x6 0x0 0x0 0xffac0000 0x00040000>; 26*4882a593Smuzhiyun reg = <0 0xffe05000 0 0x1000>; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun board_soc: soc: soc@ffe00000 { 30*4882a593Smuzhiyun ranges = <0x0 0x0 0xffe00000 0x100000>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun pci2: pcie@ffe08000 { 34*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 35*4882a593Smuzhiyun 0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x10000>; 36*4882a593Smuzhiyun reg = <0 0xffe08000 0 0x1000>; 37*4882a593Smuzhiyun pcie@0 { 38*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x80000000 39*4882a593Smuzhiyun 0x2000000 0x0 0x80000000 40*4882a593Smuzhiyun 0x0 0x20000000 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun 0x1000000 0x0 0x0 43*4882a593Smuzhiyun 0x1000000 0x0 0x0 44*4882a593Smuzhiyun 0x0 0x10000>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun board_pci1: pci1: pcie@ffe09000 { 49*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 50*4882a593Smuzhiyun 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 51*4882a593Smuzhiyun reg = <0 0xffe09000 0 0x1000>; 52*4882a593Smuzhiyun pcie@0 { 53*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xa0000000 54*4882a593Smuzhiyun 0x2000000 0x0 0xa0000000 55*4882a593Smuzhiyun 0x0 0x20000000 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun 0x1000000 0x0 0x0 58*4882a593Smuzhiyun 0x1000000 0x0 0x0 59*4882a593Smuzhiyun 0x0 0x10000>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun pci0: pcie@ffe0a000 { 64*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000 65*4882a593Smuzhiyun 0x1000000 0x0 0x00000000 0 0xffc20000 0x0 0x10000>; 66*4882a593Smuzhiyun reg = <0 0xffe0a000 0 0x1000>; 67*4882a593Smuzhiyun pcie@0 { 68*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xc0000000 69*4882a593Smuzhiyun 0x2000000 0x0 0xc0000000 70*4882a593Smuzhiyun 0x0 0x20000000 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun 0x1000000 0x0 0x0 73*4882a593Smuzhiyun 0x1000000 0x0 0x0 74*4882a593Smuzhiyun 0x0 0x10000>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun}; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun/* 80*4882a593Smuzhiyun * p2020ds.dtsi must be last to ensure board_pci0 overrides pci0 settings 81*4882a593Smuzhiyun * for interrupt-map & interrupt-map-mask 82*4882a593Smuzhiyun */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun/include/ "p2020si-post.dtsi" 85*4882a593Smuzhiyun/include/ "p2020ds.dtsi" 86