1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * P1025 TWR Device Tree Source stub (no addresses or top-level ranges) 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 8*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 10*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 13*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the 14*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 15*4882a593Smuzhiyun * derived from this software without specific prior written permission. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the 19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software 20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any 21*4882a593Smuzhiyun * later version. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun/{ 36*4882a593Smuzhiyun aliases { 37*4882a593Smuzhiyun ethernet3 = &enet3; 38*4882a593Smuzhiyun ethernet4 = &enet4; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun}; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun&lbc { 43*4882a593Smuzhiyun nor@0,0 { 44*4882a593Smuzhiyun #address-cells = <1>; 45*4882a593Smuzhiyun #size-cells = <1>; 46*4882a593Smuzhiyun compatible = "cfi-flash"; 47*4882a593Smuzhiyun reg = <0x0 0x0 0x4000000>; 48*4882a593Smuzhiyun bank-width = <2>; 49*4882a593Smuzhiyun device-width = <1>; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun partition@0 { 52*4882a593Smuzhiyun /* This location must not be altered */ 53*4882a593Smuzhiyun /* 256KB for Vitesse 7385 Switch firmware */ 54*4882a593Smuzhiyun reg = <0x0 0x00040000>; 55*4882a593Smuzhiyun label = "NOR Vitesse-7385 Firmware"; 56*4882a593Smuzhiyun read-only; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun partition@40000 { 60*4882a593Smuzhiyun /* 256KB for DTB Image */ 61*4882a593Smuzhiyun reg = <0x00040000 0x00040000>; 62*4882a593Smuzhiyun label = "NOR DTB Image"; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun partition@80000 { 66*4882a593Smuzhiyun /* 5.5 MB for Linux Kernel Image */ 67*4882a593Smuzhiyun reg = <0x00080000 0x00580000>; 68*4882a593Smuzhiyun label = "NOR Linux Kernel Image"; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun partition@400000 { 72*4882a593Smuzhiyun /* 56.75MB for Root file System */ 73*4882a593Smuzhiyun reg = <0x00600000 0x038c0000>; 74*4882a593Smuzhiyun label = "NOR Root File System"; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun partition@ec0000 { 78*4882a593Smuzhiyun /* This location must not be altered */ 79*4882a593Smuzhiyun /* 256KB for QE ucode firmware*/ 80*4882a593Smuzhiyun reg = <0x03ec0000 0x00040000>; 81*4882a593Smuzhiyun label = "NOR QE microcode firmware"; 82*4882a593Smuzhiyun read-only; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun partition@f00000 { 86*4882a593Smuzhiyun /* This location must not be altered */ 87*4882a593Smuzhiyun /* 512KB for u-boot Bootloader Image */ 88*4882a593Smuzhiyun /* 512KB for u-boot Environment Variables */ 89*4882a593Smuzhiyun reg = <0x03f00000 0x00100000>; 90*4882a593Smuzhiyun label = "NOR U-Boot Image"; 91*4882a593Smuzhiyun read-only; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* CS2 for Display */ 96*4882a593Smuzhiyun display@2,0 { 97*4882a593Smuzhiyun compatible = "solomon,ssd1289fb"; 98*4882a593Smuzhiyun reg = <0x2 0x0000 0x0004>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun}; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun&soc { 104*4882a593Smuzhiyun usb@22000 { 105*4882a593Smuzhiyun phy_type = "ulpi"; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun mdio@24000 { 109*4882a593Smuzhiyun phy0: ethernet-phy@2 { 110*4882a593Smuzhiyun interrupt-parent = <&mpic>; 111*4882a593Smuzhiyun interrupts = <1 1 0 0>; 112*4882a593Smuzhiyun reg = <0x2>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun phy1: ethernet-phy@1 { 116*4882a593Smuzhiyun interrupt-parent = <&mpic>; 117*4882a593Smuzhiyun interrupts = <2 1 0 0>; 118*4882a593Smuzhiyun reg = <0x1>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun tbi0: tbi-phy@11 { 122*4882a593Smuzhiyun reg = <0x11>; 123*4882a593Smuzhiyun device_type = "tbi-phy"; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun mdio@25000 { 128*4882a593Smuzhiyun tbi1: tbi-phy@11 { 129*4882a593Smuzhiyun reg = <0x11>; 130*4882a593Smuzhiyun device_type = "tbi-phy"; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun mdio@26000 { 135*4882a593Smuzhiyun tbi2: tbi-phy@11 { 136*4882a593Smuzhiyun reg = <0x11>; 137*4882a593Smuzhiyun device_type = "tbi-phy"; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun ptp_clock@b0e00 { 142*4882a593Smuzhiyun compatible = "fsl,etsec-ptp"; 143*4882a593Smuzhiyun reg = <0xb0e00 0xb0>; 144*4882a593Smuzhiyun interrupts = <68 2 0 0 69 2 0 0>; 145*4882a593Smuzhiyun fsl,tclk-period = <10>; 146*4882a593Smuzhiyun fsl,tmr-prsc = <2>; 147*4882a593Smuzhiyun fsl,tmr-add = <0xc0000021>; 148*4882a593Smuzhiyun fsl,tmr-fiper1 = <999999990>; 149*4882a593Smuzhiyun fsl,tmr-fiper2 = <99990>; 150*4882a593Smuzhiyun fsl,max-adj = <133333332>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun enet0: ethernet@b0000 { 154*4882a593Smuzhiyun phy-handle = <&phy0>; 155*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun enet1: ethernet@b1000 { 160*4882a593Smuzhiyun status = "disabled"; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun enet2: ethernet@b2000 { 164*4882a593Smuzhiyun phy-handle = <&phy1>; 165*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun par_io@e0100 { 169*4882a593Smuzhiyun #address-cells = <1>; 170*4882a593Smuzhiyun #size-cells = <1>; 171*4882a593Smuzhiyun reg = <0xe0100 0x60>; 172*4882a593Smuzhiyun ranges = <0x0 0xe0100 0x60>; 173*4882a593Smuzhiyun device_type = "par_io"; 174*4882a593Smuzhiyun num-ports = <3>; 175*4882a593Smuzhiyun pio1: ucc_pin@1 { 176*4882a593Smuzhiyun pio-map = < 177*4882a593Smuzhiyun /* port pin dir open_drain assignment has_irq */ 178*4882a593Smuzhiyun 0x1 0x13 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */ 179*4882a593Smuzhiyun 0x1 0x14 0x3 0x0 0x1 0x0 /* QE_MUX_MDIO */ 180*4882a593Smuzhiyun 0x0 0x17 0x2 0x0 0x2 0x0 /* CLK12 */ 181*4882a593Smuzhiyun 0x0 0x18 0x2 0x0 0x1 0x0 /* CLK9 */ 182*4882a593Smuzhiyun 0x0 0x7 0x1 0x0 0x2 0x0 /* ENET1_TXD0_SER1_TXD0 */ 183*4882a593Smuzhiyun 0x0 0x9 0x1 0x0 0x2 0x0 /* ENET1_TXD1_SER1_TXD1 */ 184*4882a593Smuzhiyun 0x0 0xb 0x1 0x0 0x2 0x0 /* ENET1_TXD2_SER1_TXD2 */ 185*4882a593Smuzhiyun 0x0 0xc 0x1 0x0 0x2 0x0 /* ENET1_TXD3_SER1_TXD3 */ 186*4882a593Smuzhiyun 0x0 0x6 0x2 0x0 0x2 0x0 /* ENET1_RXD0_SER1_RXD0 */ 187*4882a593Smuzhiyun 0x0 0xa 0x2 0x0 0x2 0x0 /* ENET1_RXD1_SER1_RXD1 */ 188*4882a593Smuzhiyun 0x0 0xe 0x2 0x0 0x2 0x0 /* ENET1_RXD2_SER1_RXD2 */ 189*4882a593Smuzhiyun 0x0 0xf 0x2 0x0 0x2 0x0 /* ENET1_RXD3_SER1_RXD3 */ 190*4882a593Smuzhiyun 0x0 0x5 0x1 0x0 0x2 0x0 /* ENET1_TX_EN_SER1_RTS_B */ 191*4882a593Smuzhiyun 0x0 0xd 0x1 0x0 0x2 0x0 /* ENET1_TX_ER */ 192*4882a593Smuzhiyun 0x0 0x4 0x2 0x0 0x2 0x0 /* ENET1_RX_DV_SER1_CTS_B */ 193*4882a593Smuzhiyun 0x0 0x8 0x2 0x0 0x2 0x0 /* ENET1_RX_ER_SER1_CD_B */ 194*4882a593Smuzhiyun 0x0 0x11 0x2 0x0 0x2 0x0 /* ENET1_CRS */ 195*4882a593Smuzhiyun 0x0 0x10 0x2 0x0 0x2 0x0>; /* ENET1_COL */ 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun pio2: ucc_pin@2 { 199*4882a593Smuzhiyun pio-map = < 200*4882a593Smuzhiyun /* port pin dir open_drain assignment has_irq */ 201*4882a593Smuzhiyun 0x1 0x13 0x1 0x0 0x1 0x0 /* QE_MUX_MDC */ 202*4882a593Smuzhiyun 0x1 0x14 0x3 0x0 0x1 0x0 /* QE_MUX_MDIO */ 203*4882a593Smuzhiyun 0x1 0xb 0x2 0x0 0x1 0x0 /* CLK13 */ 204*4882a593Smuzhiyun 0x1 0x7 0x1 0x0 0x2 0x0 /* ENET5_TXD0_SER5_TXD0 */ 205*4882a593Smuzhiyun 0x1 0xa 0x1 0x0 0x2 0x0 /* ENET5_TXD1_SER5_TXD1 */ 206*4882a593Smuzhiyun 0x1 0x6 0x2 0x0 0x2 0x0 /* ENET5_RXD0_SER5_RXD0 */ 207*4882a593Smuzhiyun 0x1 0x9 0x2 0x0 0x2 0x0 /* ENET5_RXD1_SER5_RXD1 */ 208*4882a593Smuzhiyun 0x1 0x5 0x1 0x0 0x2 0x0 /* ENET5_TX_EN_SER5_RTS_B */ 209*4882a593Smuzhiyun 0x1 0x4 0x2 0x0 0x2 0x0 /* ENET5_RX_DV_SER5_CTS_B */ 210*4882a593Smuzhiyun 0x1 0x8 0x2 0x0 0x2 0x0>; /* ENET5_RX_ER_SER5_CD_B */ 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun pio3: ucc_pin@3 { 214*4882a593Smuzhiyun pio-map = < 215*4882a593Smuzhiyun /* port pin dir open_drain assignment has_irq */ 216*4882a593Smuzhiyun 0x0 0x16 0x2 0x0 0x2 0x0 /* SER7_CD_B*/ 217*4882a593Smuzhiyun 0x0 0x12 0x2 0x0 0x2 0x0 /* SER7_CTS_B*/ 218*4882a593Smuzhiyun 0x0 0x13 0x1 0x0 0x2 0x0 /* SER7_RTS_B*/ 219*4882a593Smuzhiyun 0x0 0x14 0x2 0x0 0x2 0x0 /* SER7_RXD0*/ 220*4882a593Smuzhiyun 0x0 0x15 0x1 0x0 0x2 0x0>; /* SER7_TXD0*/ 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun pio4: ucc_pin@4 { 224*4882a593Smuzhiyun pio-map = < 225*4882a593Smuzhiyun /* port pin dir open_drain assignment has_irq */ 226*4882a593Smuzhiyun 0x1 0x0 0x2 0x0 0x2 0x0 /* SER3_CD_B*/ 227*4882a593Smuzhiyun 0x0 0x1c 0x2 0x0 0x2 0x0 /* SER3_CTS_B*/ 228*4882a593Smuzhiyun 0x0 0x1d 0x1 0x0 0x2 0x0 /* SER3_RTS_B*/ 229*4882a593Smuzhiyun 0x0 0x1e 0x2 0x0 0x2 0x0 /* SER3_RXD0*/ 230*4882a593Smuzhiyun 0x0 0x1f 0x1 0x0 0x2 0x0>; /* SER3_TXD0*/ 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun}; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun&qe { 236*4882a593Smuzhiyun enet3: ucc@2000 { 237*4882a593Smuzhiyun device_type = "network"; 238*4882a593Smuzhiyun compatible = "ucc_geth"; 239*4882a593Smuzhiyun rx-clock-name = "clk12"; 240*4882a593Smuzhiyun tx-clock-name = "clk9"; 241*4882a593Smuzhiyun pio-handle = <&pio1>; 242*4882a593Smuzhiyun phy-handle = <&qe_phy0>; 243*4882a593Smuzhiyun phy-connection-type = "mii"; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun mdio@2120 { 247*4882a593Smuzhiyun qe_phy0: ethernet-phy@18 { 248*4882a593Smuzhiyun interrupt-parent = <&mpic>; 249*4882a593Smuzhiyun interrupts = <4 1 0 0>; 250*4882a593Smuzhiyun reg = <0x18>; 251*4882a593Smuzhiyun device_type = "ethernet-phy"; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun qe_phy1: ethernet-phy@19 { 254*4882a593Smuzhiyun interrupt-parent = <&mpic>; 255*4882a593Smuzhiyun interrupts = <5 1 0 0>; 256*4882a593Smuzhiyun reg = <0x19>; 257*4882a593Smuzhiyun device_type = "ethernet-phy"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun tbi-phy@11 { 260*4882a593Smuzhiyun reg = <0x11>; 261*4882a593Smuzhiyun device_type = "tbi-phy"; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun enet4: ucc@2400 { 266*4882a593Smuzhiyun device_type = "network"; 267*4882a593Smuzhiyun compatible = "ucc_geth"; 268*4882a593Smuzhiyun rx-clock-name = "none"; 269*4882a593Smuzhiyun tx-clock-name = "clk13"; 270*4882a593Smuzhiyun pio-handle = <&pio2>; 271*4882a593Smuzhiyun phy-handle = <&qe_phy1>; 272*4882a593Smuzhiyun phy-connection-type = "rmii"; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun serial2: ucc@2600 { 276*4882a593Smuzhiyun device_type = "serial"; 277*4882a593Smuzhiyun compatible = "ucc_uart"; 278*4882a593Smuzhiyun port-number = <0>; 279*4882a593Smuzhiyun rx-clock-name = "brg6"; 280*4882a593Smuzhiyun tx-clock-name = "brg6"; 281*4882a593Smuzhiyun pio-handle = <&pio3>; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun serial3: ucc@2200 { 285*4882a593Smuzhiyun device_type = "serial"; 286*4882a593Smuzhiyun compatible = "ucc_uart"; 287*4882a593Smuzhiyun port-number = <1>; 288*4882a593Smuzhiyun rx-clock-name = "brg2"; 289*4882a593Smuzhiyun tx-clock-name = "brg2"; 290*4882a593Smuzhiyun pio-handle = <&pio4>; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun}; 293