xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/p1021mds.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * P1021 MDS Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2010,2012 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/include/ "p1021si-pre.dtsi"
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	model = "fsl,P1021";
11*4882a593Smuzhiyun	compatible = "fsl,P1021MDS";
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	aliases {
14*4882a593Smuzhiyun		ethernet3 = &enet3;
15*4882a593Smuzhiyun		ethernet4 = &enet4;
16*4882a593Smuzhiyun	};
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	memory {
19*4882a593Smuzhiyun		device_type = "memory";
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	lbc: localbus@ffe05000 {
23*4882a593Smuzhiyun		reg = <0x0 0xffe05000 0x0 0x1000>;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		/* NAND Flash, BCSR, PMC0/1*/
26*4882a593Smuzhiyun		ranges = <0x0 0x0 0x0 0xfc000000 0x02000000
27*4882a593Smuzhiyun			  0x1 0x0 0x0 0xf8000000 0x00008000
28*4882a593Smuzhiyun			  0x2 0x0 0x0 0xf8010000 0x00020000
29*4882a593Smuzhiyun			  0x3 0x0 0x0 0xf8020000 0x00020000>;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun		nand@0,0 {
32*4882a593Smuzhiyun			#address-cells = <1>;
33*4882a593Smuzhiyun			#size-cells = <1>;
34*4882a593Smuzhiyun			compatible = "fsl,p1021-fcm-nand",
35*4882a593Smuzhiyun				     "fsl,elbc-fcm-nand";
36*4882a593Smuzhiyun			reg = <0x0 0x0 0x40000>;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun			partition@0 {
39*4882a593Smuzhiyun				/* This location must not be altered  */
40*4882a593Smuzhiyun				/* 1MB for u-boot Bootloader Image */
41*4882a593Smuzhiyun				reg = <0x0 0x00100000>;
42*4882a593Smuzhiyun				label = "NAND (RO) U-Boot Image";
43*4882a593Smuzhiyun				read-only;
44*4882a593Smuzhiyun			};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun			partition@100000 {
47*4882a593Smuzhiyun				/* 1MB for DTB Image */
48*4882a593Smuzhiyun				reg = <0x00100000 0x00100000>;
49*4882a593Smuzhiyun				label = "NAND (RO) DTB Image";
50*4882a593Smuzhiyun				read-only;
51*4882a593Smuzhiyun			};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun			partition@200000 {
54*4882a593Smuzhiyun				/* 4MB for Linux Kernel Image */
55*4882a593Smuzhiyun				reg = <0x00200000 0x00400000>;
56*4882a593Smuzhiyun				label = "NAND (RO) Linux Kernel Image";
57*4882a593Smuzhiyun				read-only;
58*4882a593Smuzhiyun			};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun			partition@600000 {
61*4882a593Smuzhiyun				/* 5MB for Compressed Root file System Image */
62*4882a593Smuzhiyun				reg = <0x00600000 0x00500000>;
63*4882a593Smuzhiyun				label = "NAND (RO) Compressed RFS Image";
64*4882a593Smuzhiyun				read-only;
65*4882a593Smuzhiyun			};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun			partition@b00000 {
68*4882a593Smuzhiyun				/* 6MB for JFFS2 based Root file System */
69*4882a593Smuzhiyun				reg = <0x00a00000 0x00600000>;
70*4882a593Smuzhiyun				label = "NAND (RW) JFFS2 Root File System";
71*4882a593Smuzhiyun			};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun			partition@1100000 {
74*4882a593Smuzhiyun				/* 14MB for JFFS2 based Root file System */
75*4882a593Smuzhiyun				reg = <0x01100000 0x00e00000>;
76*4882a593Smuzhiyun				label = "NAND (RW) Writable User area";
77*4882a593Smuzhiyun			};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun			partition@1f00000 {
80*4882a593Smuzhiyun				/* 1MB for microcode */
81*4882a593Smuzhiyun				reg = <0x01f00000 0x00100000>;
82*4882a593Smuzhiyun				label = "NAND (RO) QE Ucode";
83*4882a593Smuzhiyun				read-only;
84*4882a593Smuzhiyun			};
85*4882a593Smuzhiyun		};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		bcsr@1,0 {
88*4882a593Smuzhiyun			#address-cells = <1>;
89*4882a593Smuzhiyun			#size-cells = <1>;
90*4882a593Smuzhiyun			compatible = "fsl,p1021mds-bcsr";
91*4882a593Smuzhiyun			reg = <1 0 0x8000>;
92*4882a593Smuzhiyun			ranges = <0 1 0 0x8000>;
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		pib@2,0 {
96*4882a593Smuzhiyun			compatible = "fsl,p1021mds-pib";
97*4882a593Smuzhiyun			reg = <2 0 0x10000>;
98*4882a593Smuzhiyun		};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun		pib@3,0 {
101*4882a593Smuzhiyun			compatible = "fsl,p1021mds-pib";
102*4882a593Smuzhiyun			reg = <3 0 0x10000>;
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun	};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun	soc: soc@ffe00000 {
107*4882a593Smuzhiyun		compatible = "fsl,p1021-immr", "simple-bus";
108*4882a593Smuzhiyun		ranges = <0x0 0x0 0xffe00000 0x100000>;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		i2c@3000 {
111*4882a593Smuzhiyun			rtc@68 {
112*4882a593Smuzhiyun				compatible = "dallas,ds1374";
113*4882a593Smuzhiyun				reg = <0x68>;
114*4882a593Smuzhiyun			};
115*4882a593Smuzhiyun		};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun		spi@7000 {
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun			flash@0 {
120*4882a593Smuzhiyun				#address-cells = <1>;
121*4882a593Smuzhiyun				#size-cells = <1>;
122*4882a593Smuzhiyun				compatible = "spansion,s25sl12801", "jedec,spi-nor";
123*4882a593Smuzhiyun				reg = <0>;
124*4882a593Smuzhiyun				spi-max-frequency = <40000000>; /* input clock */
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun				partition@u-boot {
127*4882a593Smuzhiyun					label = "u-boot-spi";
128*4882a593Smuzhiyun					reg = <0x00000000 0x00100000>;
129*4882a593Smuzhiyun					read-only;
130*4882a593Smuzhiyun				};
131*4882a593Smuzhiyun				partition@kernel {
132*4882a593Smuzhiyun					label = "kernel-spi";
133*4882a593Smuzhiyun					reg = <0x00100000 0x00500000>;
134*4882a593Smuzhiyun					read-only;
135*4882a593Smuzhiyun				};
136*4882a593Smuzhiyun				partition@dtb {
137*4882a593Smuzhiyun					label = "dtb-spi";
138*4882a593Smuzhiyun					reg = <0x00600000 0x00100000>;
139*4882a593Smuzhiyun					read-only;
140*4882a593Smuzhiyun				};
141*4882a593Smuzhiyun				partition@fs {
142*4882a593Smuzhiyun					label = "file system-spi";
143*4882a593Smuzhiyun					reg = <0x00700000 0x00900000>;
144*4882a593Smuzhiyun				};
145*4882a593Smuzhiyun			};
146*4882a593Smuzhiyun		};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun		usb@22000 {
149*4882a593Smuzhiyun			phy_type = "ulpi";
150*4882a593Smuzhiyun			dr_mode = "host";
151*4882a593Smuzhiyun		};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun		mdio@24000 {
154*4882a593Smuzhiyun			phy0: ethernet-phy@0 {
155*4882a593Smuzhiyun				interrupts = <1 1 0 0>;
156*4882a593Smuzhiyun				reg = <0x0>;
157*4882a593Smuzhiyun			};
158*4882a593Smuzhiyun			phy1: ethernet-phy@1 {
159*4882a593Smuzhiyun				interrupts = <2 1 0 0>;
160*4882a593Smuzhiyun				reg = <0x1>;
161*4882a593Smuzhiyun			};
162*4882a593Smuzhiyun			phy4: ethernet-phy@4 {
163*4882a593Smuzhiyun				reg = <0x4>;
164*4882a593Smuzhiyun			};
165*4882a593Smuzhiyun			tbi-phy@5 {
166*4882a593Smuzhiyun				device_type = "tbi-phy";
167*4882a593Smuzhiyun				reg = <0x5>;
168*4882a593Smuzhiyun			};
169*4882a593Smuzhiyun		};
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun		mdio@25000 {
172*4882a593Smuzhiyun			tbi0: tbi-phy@11 {
173*4882a593Smuzhiyun				reg = <0x11>;
174*4882a593Smuzhiyun				device_type = "tbi-phy";
175*4882a593Smuzhiyun			};
176*4882a593Smuzhiyun		};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun		ethernet@b0000 {
179*4882a593Smuzhiyun			phy-handle = <&phy0>;
180*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
181*4882a593Smuzhiyun		};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun		ethernet@b1000 {
184*4882a593Smuzhiyun			phy-handle = <&phy4>;
185*4882a593Smuzhiyun			tbi-handle = <&tbi0>;
186*4882a593Smuzhiyun			phy-connection-type = "sgmii";
187*4882a593Smuzhiyun		};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun		ethernet@b2000 {
190*4882a593Smuzhiyun			phy-handle = <&phy1>;
191*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
192*4882a593Smuzhiyun		};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun		par_io@e0100 {
195*4882a593Smuzhiyun			#address-cells = <1>;
196*4882a593Smuzhiyun			#size-cells = <1>;
197*4882a593Smuzhiyun			reg = <0xe0100 0x60>;
198*4882a593Smuzhiyun			ranges = <0x0 0xe0100 0x60>;
199*4882a593Smuzhiyun			device_type = "par_io";
200*4882a593Smuzhiyun			num-ports = <3>;
201*4882a593Smuzhiyun			pio1: ucc_pin@1 {
202*4882a593Smuzhiyun				pio-map = <
203*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
204*4882a593Smuzhiyun					0x1  0x13 0x1  0x0  0x1  0x0    /* QE_MUX_MDC */
205*4882a593Smuzhiyun					0x1  0x14 0x3  0x0  0x1  0x0    /* QE_MUX_MDIO */
206*4882a593Smuzhiyun					0x0  0x17 0x2  0x0  0x2  0x0    /* CLK12 */
207*4882a593Smuzhiyun					0x0  0x18 0x2  0x0  0x1  0x0    /* CLK9 */
208*4882a593Smuzhiyun					0x0  0x7  0x1  0x0  0x2  0x0    /* ENET1_TXD0_SER1_TXD0 */
209*4882a593Smuzhiyun					0x0  0x9  0x1  0x0  0x2  0x0    /* ENET1_TXD1_SER1_TXD1 */
210*4882a593Smuzhiyun					0x0  0xb  0x1  0x0  0x2  0x0    /* ENET1_TXD2_SER1_TXD2 */
211*4882a593Smuzhiyun					0x0  0xc  0x1  0x0  0x2  0x0    /* ENET1_TXD3_SER1_TXD3 */
212*4882a593Smuzhiyun					0x0  0x6  0x2  0x0  0x2  0x0    /* ENET1_RXD0_SER1_RXD0 */
213*4882a593Smuzhiyun					0x0  0xa  0x2  0x0  0x2  0x0    /* ENET1_RXD1_SER1_RXD1 */
214*4882a593Smuzhiyun					0x0  0xe  0x2  0x0  0x2  0x0    /* ENET1_RXD2_SER1_RXD2 */
215*4882a593Smuzhiyun					0x0  0xf  0x2  0x0  0x2  0x0    /* ENET1_RXD3_SER1_RXD3 */
216*4882a593Smuzhiyun					0x0  0x5  0x1  0x0  0x2  0x0    /* ENET1_TX_EN_SER1_RTS_B */
217*4882a593Smuzhiyun					0x0  0xd  0x1  0x0  0x2  0x0    /* ENET1_TX_ER */
218*4882a593Smuzhiyun					0x0  0x4  0x2  0x0  0x2  0x0    /* ENET1_RX_DV_SER1_CTS_B */
219*4882a593Smuzhiyun					0x0  0x8  0x2  0x0  0x2  0x0    /* ENET1_RX_ER_SER1_CD_B */
220*4882a593Smuzhiyun					0x0  0x11 0x2  0x0  0x2  0x0    /* ENET1_CRS */
221*4882a593Smuzhiyun					0x0  0x10 0x2  0x0  0x2  0x0>;    /* ENET1_COL */
222*4882a593Smuzhiyun			};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun			pio2: ucc_pin@2 {
225*4882a593Smuzhiyun				pio-map = <
226*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
227*4882a593Smuzhiyun					0x1  0x13 0x1  0x0  0x1  0x0    /* QE_MUX_MDC */
228*4882a593Smuzhiyun					0x1  0x14 0x3  0x0  0x1  0x0    /* QE_MUX_MDIO */
229*4882a593Smuzhiyun					0x1  0xb  0x2  0x0  0x1  0x0    /* CLK13 */
230*4882a593Smuzhiyun					0x1  0x7  0x1  0x0  0x2  0x0    /* ENET5_TXD0_SER5_TXD0 */
231*4882a593Smuzhiyun					0x1  0xa  0x1  0x0  0x2  0x0    /* ENET5_TXD1_SER5_TXD1 */
232*4882a593Smuzhiyun					0x1  0x6  0x2  0x0  0x2  0x0    /* ENET5_RXD0_SER5_RXD0 */
233*4882a593Smuzhiyun					0x1  0x9  0x2  0x0  0x2  0x0    /* ENET5_RXD1_SER5_RXD1 */
234*4882a593Smuzhiyun					0x1  0x5  0x1  0x0  0x2  0x0    /* ENET5_TX_EN_SER5_RTS_B */
235*4882a593Smuzhiyun					0x1  0x4  0x2  0x0  0x2  0x0    /* ENET5_RX_DV_SER5_CTS_B */
236*4882a593Smuzhiyun					0x1  0x8  0x2  0x0  0x2  0x0>;    /* ENET5_RX_ER_SER5_CD_B */
237*4882a593Smuzhiyun			};
238*4882a593Smuzhiyun		};
239*4882a593Smuzhiyun	};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun	pci0: pcie@ffe09000 {
242*4882a593Smuzhiyun		reg = <0 0xffe09000 0 0x1000>;
243*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000
244*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>;
245*4882a593Smuzhiyun		pcie@0 {
246*4882a593Smuzhiyun			ranges = <0x2000000 0x0 0xa0000000
247*4882a593Smuzhiyun				  0x2000000 0x0 0xa0000000
248*4882a593Smuzhiyun				  0x0 0x20000000
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun				  0x1000000 0x0 0x0
251*4882a593Smuzhiyun				  0x1000000 0x0 0x0
252*4882a593Smuzhiyun				  0x0 0x100000>;
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun	};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun	pci1: pcie@ffe0a000 {
257*4882a593Smuzhiyun		reg = <0 0xffe0a000 0 0x1000>;
258*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000
259*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xffc20000 0x0 0x10000>;
260*4882a593Smuzhiyun		pcie@0 {
261*4882a593Smuzhiyun			ranges = <0x2000000 0x0 0xc0000000
262*4882a593Smuzhiyun				  0x2000000 0x0 0xc0000000
263*4882a593Smuzhiyun				  0x0 0x20000000
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun				  0x1000000 0x0 0x0
266*4882a593Smuzhiyun				  0x1000000 0x0 0x0
267*4882a593Smuzhiyun				  0x0 0x100000>;
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun	};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun	qe: qe@ffe80000 {
272*4882a593Smuzhiyun		ranges = <0x0 0x0 0xffe80000 0x40000>;
273*4882a593Smuzhiyun		reg = <0 0xffe80000 0 0x480>;
274*4882a593Smuzhiyun		brg-frequency = <0>;
275*4882a593Smuzhiyun		bus-frequency = <0>;
276*4882a593Smuzhiyun		status = "disabled"; /* no firmware loaded */
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun		enet3: ucc@2000 {
279*4882a593Smuzhiyun			device_type = "network";
280*4882a593Smuzhiyun			compatible = "ucc_geth";
281*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
282*4882a593Smuzhiyun			rx-clock-name = "clk12";
283*4882a593Smuzhiyun			tx-clock-name = "clk9";
284*4882a593Smuzhiyun			pio-handle = <&pio1>;
285*4882a593Smuzhiyun			phy-handle = <&qe_phy0>;
286*4882a593Smuzhiyun			phy-connection-type = "mii";
287*4882a593Smuzhiyun		};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun		mdio@2120 {
290*4882a593Smuzhiyun			qe_phy0: ethernet-phy@0 {
291*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
292*4882a593Smuzhiyun				interrupts = <4 1 0 0>;
293*4882a593Smuzhiyun				reg = <0x0>;
294*4882a593Smuzhiyun			};
295*4882a593Smuzhiyun			qe_phy1: ethernet-phy@3 {
296*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
297*4882a593Smuzhiyun				interrupts = <5 1 0 0>;
298*4882a593Smuzhiyun				reg = <0x3>;
299*4882a593Smuzhiyun			};
300*4882a593Smuzhiyun			tbi-phy@11 {
301*4882a593Smuzhiyun				reg = <0x11>;
302*4882a593Smuzhiyun				device_type = "tbi-phy";
303*4882a593Smuzhiyun			};
304*4882a593Smuzhiyun		};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun		enet4: ucc@2400 {
307*4882a593Smuzhiyun			device_type = "network";
308*4882a593Smuzhiyun			compatible = "ucc_geth";
309*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
310*4882a593Smuzhiyun			rx-clock-name = "none";
311*4882a593Smuzhiyun			tx-clock-name = "clk13";
312*4882a593Smuzhiyun			pio-handle = <&pio2>;
313*4882a593Smuzhiyun			phy-handle = <&qe_phy1>;
314*4882a593Smuzhiyun			phy-connection-type = "rmii";
315*4882a593Smuzhiyun		};
316*4882a593Smuzhiyun	};
317*4882a593Smuzhiyun};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun/include/ "p1021si-post.dtsi"
320