1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device tree source for the Emerson/Artesyn MVME2500 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2014 Elettra-Sincrotrone Trieste S.C.p.A. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Based on: P2020 DS Device Tree Source 8*4882a593Smuzhiyun * Copyright 2009 Freescale Semiconductor Inc. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/include/ "p2020si-pre.dtsi" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun model = "MVME2500"; 15*4882a593Smuzhiyun compatible = "artesyn,MVME2500"; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun aliases { 18*4882a593Smuzhiyun serial2 = &serial2; 19*4882a593Smuzhiyun serial3 = &serial3; 20*4882a593Smuzhiyun serial4 = &serial4; 21*4882a593Smuzhiyun serial5 = &serial5; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun memory { 25*4882a593Smuzhiyun device_type = "memory"; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun soc: soc@ffe00000 { 29*4882a593Smuzhiyun ranges = <0x0 0 0xffe00000 0x100000>; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun i2c@3000 { 32*4882a593Smuzhiyun hwmon@4c { 33*4882a593Smuzhiyun compatible = "adi,adt7461"; 34*4882a593Smuzhiyun reg = <0x4c>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun rtc@68 { 38*4882a593Smuzhiyun compatible = "dallas,ds1337"; 39*4882a593Smuzhiyun reg = <0x68>; 40*4882a593Smuzhiyun interrupts = <8 1 0 0>; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun eeprom@54 { 44*4882a593Smuzhiyun compatible = "atmel,24c64"; 45*4882a593Smuzhiyun reg = <0x54>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun eeprom@52 { 49*4882a593Smuzhiyun compatible = "atmel,24c512"; 50*4882a593Smuzhiyun reg = <0x52>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun eeprom@53 { 54*4882a593Smuzhiyun compatible = "atmel,24c512"; 55*4882a593Smuzhiyun reg = <0x53>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun eeprom@50 { 59*4882a593Smuzhiyun compatible = "atmel,24c02"; 60*4882a593Smuzhiyun reg = <0x50>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun spi0: spi@7000 { 66*4882a593Smuzhiyun fsl,espi-num-chipselects = <2>; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun flash@0 { 69*4882a593Smuzhiyun compatible = "atmel,at25df641", "jedec,spi-nor"; 70*4882a593Smuzhiyun reg = <0>; 71*4882a593Smuzhiyun spi-max-frequency = <10000000>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun flash@1 { 74*4882a593Smuzhiyun compatible = "atmel,at25df641", "jedec,spi-nor"; 75*4882a593Smuzhiyun reg = <1>; 76*4882a593Smuzhiyun spi-max-frequency = <10000000>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun usb@22000 { 81*4882a593Smuzhiyun dr_mode = "host"; 82*4882a593Smuzhiyun phy_type = "ulpi"; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun enet0: ethernet@24000 { 86*4882a593Smuzhiyun tbi-handle = <&tbi0>; 87*4882a593Smuzhiyun phy-handle = <&phy1>; 88*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun mdio@24520 { 92*4882a593Smuzhiyun phy1: ethernet-phy@1 { 93*4882a593Smuzhiyun compatible = "brcm,bcm54616S"; 94*4882a593Smuzhiyun interrupts = <6 1 0 0>; 95*4882a593Smuzhiyun reg = <0x1>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun phy2: ethernet-phy@2 { 99*4882a593Smuzhiyun compatible = "brcm,bcm54616S"; 100*4882a593Smuzhiyun interrupts = <6 1 0 0>; 101*4882a593Smuzhiyun reg = <0x2>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun phy3: ethernet-phy@3 { 105*4882a593Smuzhiyun compatible = "brcm,bcm54616S"; 106*4882a593Smuzhiyun interrupts = <5 1 0 0>; 107*4882a593Smuzhiyun reg = <0x3>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun phy7: ethernet-phy@7 { 111*4882a593Smuzhiyun compatible = "brcm,bcm54616S"; 112*4882a593Smuzhiyun interrupts = <7 1 0 0>; 113*4882a593Smuzhiyun reg = <0x7>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun tbi0: tbi-phy@11 { 117*4882a593Smuzhiyun reg = <0x11>; 118*4882a593Smuzhiyun device_type = "tbi-phy"; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun enet1: ethernet@25000 { 123*4882a593Smuzhiyun tbi-handle = <&tbi1>; 124*4882a593Smuzhiyun phy-handle = <&phy7>; 125*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun mdio@25520 { 129*4882a593Smuzhiyun tbi1: tbi-phy@11 { 130*4882a593Smuzhiyun reg = <0x11>; 131*4882a593Smuzhiyun device_type = "tbi-phy"; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun enet2: ethernet@26000 { 136*4882a593Smuzhiyun tbi-handle = <&tbi2>; 137*4882a593Smuzhiyun phy-handle = <&phy3>; 138*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun mdio@26520 { 142*4882a593Smuzhiyun tbi2: tbi-phy@11 { 143*4882a593Smuzhiyun reg = <0x11>; 144*4882a593Smuzhiyun device_type = "tbi-phy"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun lbc: localbus@ffe05000 { 150*4882a593Smuzhiyun reg = <0 0xffe05000 0 0x1000>; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0xfff00000 0x00080000 153*4882a593Smuzhiyun 0x1 0x0 0x0 0xffc40000 0x00010000 154*4882a593Smuzhiyun 0x2 0x0 0x0 0xffc50000 0x00010000 155*4882a593Smuzhiyun 0x3 0x0 0x0 0xffc60000 0x00010000 156*4882a593Smuzhiyun 0x4 0x0 0x0 0xffc70000 0x00010000 157*4882a593Smuzhiyun 0x6 0x0 0x0 0xffc80000 0x00010000 158*4882a593Smuzhiyun 0x5 0x0 0x0 0xffdf0000 0x00008000>; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun serial2: serial@1,0 { 161*4882a593Smuzhiyun device_type = "serial"; 162*4882a593Smuzhiyun compatible = "ns16550"; 163*4882a593Smuzhiyun reg = <0x1 0x0 0x100>; 164*4882a593Smuzhiyun clock-frequency = <1843200>; 165*4882a593Smuzhiyun interrupts = <11 2 0 0>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun serial3: serial@2,0 { 169*4882a593Smuzhiyun device_type = "serial"; 170*4882a593Smuzhiyun compatible = "ns16550"; 171*4882a593Smuzhiyun reg = <0x2 0x0 0x100>; 172*4882a593Smuzhiyun clock-frequency = <1843200>; 173*4882a593Smuzhiyun interrupts = <1 2 0 0>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun serial4: serial@3,0 { 177*4882a593Smuzhiyun device_type = "serial"; 178*4882a593Smuzhiyun compatible = "ns16550"; 179*4882a593Smuzhiyun reg = <0x3 0x0 0x100>; 180*4882a593Smuzhiyun clock-frequency = <1843200>; 181*4882a593Smuzhiyun interrupts = <2 2 0 0>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun serial5: serial@4,0 { 185*4882a593Smuzhiyun device_type = "serial"; 186*4882a593Smuzhiyun compatible = "ns16550"; 187*4882a593Smuzhiyun reg = <0x4 0x0 0x100>; 188*4882a593Smuzhiyun clock-frequency = <1843200>; 189*4882a593Smuzhiyun interrupts = <3 2 0 0>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun mram@0,0 { 193*4882a593Smuzhiyun compatible = "everspin,mram", "mtd-ram"; 194*4882a593Smuzhiyun reg = <0x0 0x0 0x80000>; 195*4882a593Smuzhiyun bank-width = <2>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun board-control@5,0 { 199*4882a593Smuzhiyun compatible = "artesyn,mvme2500-fpga"; 200*4882a593Smuzhiyun reg = <0x5 0x0 0x01000>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun cpld@6,0 { 204*4882a593Smuzhiyun compatible = "artesyn,mvme2500-cpld"; 205*4882a593Smuzhiyun reg = <0x6 0x0 0x10000>; 206*4882a593Smuzhiyun interrupts = <9 1 0 0>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun pci0: pcie@ffe08000 { 211*4882a593Smuzhiyun reg = <0 0xffe08000 0 0x1000>; 212*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 213*4882a593Smuzhiyun 0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x10000>; 214*4882a593Smuzhiyun pcie@0 { 215*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x80000000 216*4882a593Smuzhiyun 0x2000000 0x0 0x80000000 217*4882a593Smuzhiyun 0x0 0x20000000 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun 0x1000000 0x0 0x0 220*4882a593Smuzhiyun 0x1000000 0x0 0x0 221*4882a593Smuzhiyun 0x0 0x10000>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun pci1: pcie@ffe09000 { 226*4882a593Smuzhiyun reg = <0 0xffe09000 0 0x1000>; 227*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 228*4882a593Smuzhiyun 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 229*4882a593Smuzhiyun pcie@0 { 230*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xa0000000 231*4882a593Smuzhiyun 0x2000000 0x0 0xa0000000 232*4882a593Smuzhiyun 0x0 0x20000000 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun 0x1000000 0x0 0x0 235*4882a593Smuzhiyun 0x1000000 0x0 0x0 236*4882a593Smuzhiyun 0x0 0x10000>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun pci2: pcie@ffe0a000 { 242*4882a593Smuzhiyun reg = <0 0xffe0a000 0 0x1000>; 243*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000 244*4882a593Smuzhiyun 0x1000000 0x0 0x00000000 0 0xffc20000 0x0 0x10000>; 245*4882a593Smuzhiyun pcie@0 { 246*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xc0000000 247*4882a593Smuzhiyun 0x2000000 0x0 0xc0000000 248*4882a593Smuzhiyun 0x0 0x20000000 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun 0x1000000 0x0 0x0 251*4882a593Smuzhiyun 0x1000000 0x0 0x0 252*4882a593Smuzhiyun 0x0 0x10000>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun}; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun/include/ "p2020si-post.dtsi" 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun/ { 260*4882a593Smuzhiyun soc@ffe00000 { 261*4882a593Smuzhiyun serial@4600 { 262*4882a593Smuzhiyun status = "disabled"; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun i2c@3100 { 266*4882a593Smuzhiyun status = "disabled"; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun sdhc@2e000 { 270*4882a593Smuzhiyun compatible = "fsl,p2020-esdhc", "fsl,esdhc"; 271*4882a593Smuzhiyun non-removable; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun}; 277