1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * MPC8572DS Device Tree Source stub (no addresses or top-level ranges) 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 8*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 10*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 13*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the 14*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 15*4882a593Smuzhiyun * derived from this software without specific prior written permission. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the 19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software 20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any 21*4882a593Smuzhiyun * later version. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun&board_lbc { 36*4882a593Smuzhiyun nor@0,0 { 37*4882a593Smuzhiyun #address-cells = <1>; 38*4882a593Smuzhiyun #size-cells = <1>; 39*4882a593Smuzhiyun compatible = "cfi-flash"; 40*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 41*4882a593Smuzhiyun bank-width = <2>; 42*4882a593Smuzhiyun device-width = <1>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun partition@0 { 45*4882a593Smuzhiyun reg = <0x0 0x03000000>; 46*4882a593Smuzhiyun label = "ramdisk-nor"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun partition@3000000 { 50*4882a593Smuzhiyun reg = <0x03000000 0x00e00000>; 51*4882a593Smuzhiyun label = "diagnostic-nor"; 52*4882a593Smuzhiyun read-only; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun partition@3e00000 { 56*4882a593Smuzhiyun reg = <0x03e00000 0x00200000>; 57*4882a593Smuzhiyun label = "dink-nor"; 58*4882a593Smuzhiyun read-only; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun partition@4000000 { 62*4882a593Smuzhiyun reg = <0x04000000 0x00400000>; 63*4882a593Smuzhiyun label = "kernel-nor"; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun partition@4400000 { 67*4882a593Smuzhiyun reg = <0x04400000 0x03b00000>; 68*4882a593Smuzhiyun label = "fs-nor"; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun partition@7f00000 { 72*4882a593Smuzhiyun reg = <0x07f00000 0x00060000>; 73*4882a593Smuzhiyun label = "dtb-nor"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun partition@7f60000 { 77*4882a593Smuzhiyun reg = <0x07f60000 0x00020000>; 78*4882a593Smuzhiyun label = "env-nor"; 79*4882a593Smuzhiyun read-only; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun partition@7f80000 { 83*4882a593Smuzhiyun reg = <0x07f80000 0x00080000>; 84*4882a593Smuzhiyun label = "u-boot-nor"; 85*4882a593Smuzhiyun read-only; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun nand@2,0 { 90*4882a593Smuzhiyun #address-cells = <1>; 91*4882a593Smuzhiyun #size-cells = <1>; 92*4882a593Smuzhiyun compatible = "fsl,mpc8572-fcm-nand", 93*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 94*4882a593Smuzhiyun reg = <0x2 0x0 0x40000>; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun partition@0 { 97*4882a593Smuzhiyun reg = <0x0 0x02000000>; 98*4882a593Smuzhiyun label = "u-boot-nand"; 99*4882a593Smuzhiyun read-only; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun partition@2000000 { 103*4882a593Smuzhiyun reg = <0x02000000 0x10000000>; 104*4882a593Smuzhiyun label = "fs-nand"; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun partition@12000000 { 108*4882a593Smuzhiyun reg = <0x12000000 0x08000000>; 109*4882a593Smuzhiyun label = "ramdisk-nand"; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun partition@1a000000 { 113*4882a593Smuzhiyun reg = <0x1a000000 0x04000000>; 114*4882a593Smuzhiyun label = "kernel-nand"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun partition@1e000000 { 118*4882a593Smuzhiyun reg = <0x1e000000 0x01000000>; 119*4882a593Smuzhiyun label = "dtb-nand"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun partition@1f000000 { 123*4882a593Smuzhiyun reg = <0x1f000000 0x21000000>; 124*4882a593Smuzhiyun label = "empty-nand"; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun nand@4,0 { 129*4882a593Smuzhiyun compatible = "fsl,mpc8572-fcm-nand", 130*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 131*4882a593Smuzhiyun reg = <0x4 0x0 0x40000>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun nand@5,0 { 135*4882a593Smuzhiyun compatible = "fsl,mpc8572-fcm-nand", 136*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 137*4882a593Smuzhiyun reg = <0x5 0x0 0x40000>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun nand@6,0 { 141*4882a593Smuzhiyun compatible = "fsl,mpc8572-fcm-nand", 142*4882a593Smuzhiyun "fsl,elbc-fcm-nand"; 143*4882a593Smuzhiyun reg = <0x6 0x0 0x40000>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun}; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun&board_soc { 148*4882a593Smuzhiyun enet0: ethernet@24000 { 149*4882a593Smuzhiyun tbi-handle = <&tbi0>; 150*4882a593Smuzhiyun phy-handle = <&phy0>; 151*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun mdio@24520 { 155*4882a593Smuzhiyun phy0: ethernet-phy@0 { 156*4882a593Smuzhiyun interrupts = <10 1 0 0>; 157*4882a593Smuzhiyun reg = <0x0>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun phy1: ethernet-phy@1 { 160*4882a593Smuzhiyun interrupts = <10 1 0 0>; 161*4882a593Smuzhiyun reg = <0x1>; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun phy2: ethernet-phy@2 { 164*4882a593Smuzhiyun interrupts = <10 1 0 0>; 165*4882a593Smuzhiyun reg = <0x2>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun phy3: ethernet-phy@3 { 168*4882a593Smuzhiyun interrupts = <10 1 0 0>; 169*4882a593Smuzhiyun reg = <0x3>; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun sgmii_phy0: sgmii-phy@0 { 173*4882a593Smuzhiyun interrupts = <6 1 0 0>; 174*4882a593Smuzhiyun reg = <0x1c>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun sgmii_phy1: sgmii-phy@1 { 177*4882a593Smuzhiyun interrupts = <6 1 0 0>; 178*4882a593Smuzhiyun reg = <0x1d>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun sgmii_phy2: sgmii-phy@2 { 181*4882a593Smuzhiyun interrupts = <7 1 0 0>; 182*4882a593Smuzhiyun reg = <0x1e>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun sgmii_phy3: sgmii-phy@3 { 185*4882a593Smuzhiyun interrupts = <7 1 0 0>; 186*4882a593Smuzhiyun reg = <0x1f>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun tbi0: tbi-phy@11 { 190*4882a593Smuzhiyun reg = <0x11>; 191*4882a593Smuzhiyun device_type = "tbi-phy"; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun ptp_clock@24e00 { 196*4882a593Smuzhiyun fsl,tclk-period = <5>; 197*4882a593Smuzhiyun fsl,tmr-prsc = <200>; 198*4882a593Smuzhiyun fsl,tmr-add = <0xAAAAAAAB>; 199*4882a593Smuzhiyun fsl,tmr-fiper1 = <0x3B9AC9FB>; 200*4882a593Smuzhiyun fsl,tmr-fiper2 = <0x3B9AC9FB>; 201*4882a593Smuzhiyun fsl,max-adj = <499999999>; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun enet1: ethernet@25000 { 205*4882a593Smuzhiyun tbi-handle = <&tbi1>; 206*4882a593Smuzhiyun phy-handle = <&phy1>; 207*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun mdio@25520 { 212*4882a593Smuzhiyun tbi1: tbi-phy@11 { 213*4882a593Smuzhiyun reg = <0x11>; 214*4882a593Smuzhiyun device_type = "tbi-phy"; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun enet2: ethernet@26000 { 219*4882a593Smuzhiyun tbi-handle = <&tbi2>; 220*4882a593Smuzhiyun phy-handle = <&phy2>; 221*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun mdio@26520 { 225*4882a593Smuzhiyun tbi2: tbi-phy@11 { 226*4882a593Smuzhiyun reg = <0x11>; 227*4882a593Smuzhiyun device_type = "tbi-phy"; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun enet3: ethernet@27000 { 232*4882a593Smuzhiyun tbi-handle = <&tbi3>; 233*4882a593Smuzhiyun phy-handle = <&phy3>; 234*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun mdio@27520 { 238*4882a593Smuzhiyun tbi3: tbi-phy@11 { 239*4882a593Smuzhiyun reg = <0x11>; 240*4882a593Smuzhiyun device_type = "tbi-phy"; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun}; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun&board_pci0 { 246*4882a593Smuzhiyun pcie@0 { 247*4882a593Smuzhiyun interrupt-map-mask = <0xff00 0x0 0x0 0x7>; 248*4882a593Smuzhiyun interrupt-map = < 249*4882a593Smuzhiyun /* IDSEL 0x11 func 0 - PCI slot 1 */ 250*4882a593Smuzhiyun 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 251*4882a593Smuzhiyun 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 252*4882a593Smuzhiyun 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 253*4882a593Smuzhiyun 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* IDSEL 0x11 func 1 - PCI slot 1 */ 256*4882a593Smuzhiyun 0x8900 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 257*4882a593Smuzhiyun 0x8900 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 258*4882a593Smuzhiyun 0x8900 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 259*4882a593Smuzhiyun 0x8900 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* IDSEL 0x11 func 2 - PCI slot 1 */ 262*4882a593Smuzhiyun 0x8a00 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 263*4882a593Smuzhiyun 0x8a00 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 264*4882a593Smuzhiyun 0x8a00 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 265*4882a593Smuzhiyun 0x8a00 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* IDSEL 0x11 func 3 - PCI slot 1 */ 268*4882a593Smuzhiyun 0x8b00 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 269*4882a593Smuzhiyun 0x8b00 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 270*4882a593Smuzhiyun 0x8b00 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 271*4882a593Smuzhiyun 0x8b00 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* IDSEL 0x11 func 4 - PCI slot 1 */ 274*4882a593Smuzhiyun 0x8c00 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 275*4882a593Smuzhiyun 0x8c00 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 276*4882a593Smuzhiyun 0x8c00 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 277*4882a593Smuzhiyun 0x8c00 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* IDSEL 0x11 func 5 - PCI slot 1 */ 280*4882a593Smuzhiyun 0x8d00 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 281*4882a593Smuzhiyun 0x8d00 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 282*4882a593Smuzhiyun 0x8d00 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 283*4882a593Smuzhiyun 0x8d00 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun /* IDSEL 0x11 func 6 - PCI slot 1 */ 286*4882a593Smuzhiyun 0x8e00 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 287*4882a593Smuzhiyun 0x8e00 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 288*4882a593Smuzhiyun 0x8e00 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 289*4882a593Smuzhiyun 0x8e00 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun /* IDSEL 0x11 func 7 - PCI slot 1 */ 292*4882a593Smuzhiyun 0x8f00 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 293*4882a593Smuzhiyun 0x8f00 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 294*4882a593Smuzhiyun 0x8f00 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 295*4882a593Smuzhiyun 0x8f00 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* IDSEL 0x12 func 0 - PCI slot 2 */ 298*4882a593Smuzhiyun 0x9000 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 299*4882a593Smuzhiyun 0x9000 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 300*4882a593Smuzhiyun 0x9000 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 301*4882a593Smuzhiyun 0x9000 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* IDSEL 0x12 func 1 - PCI slot 2 */ 304*4882a593Smuzhiyun 0x9100 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 305*4882a593Smuzhiyun 0x9100 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 306*4882a593Smuzhiyun 0x9100 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 307*4882a593Smuzhiyun 0x9100 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun /* IDSEL 0x12 func 2 - PCI slot 2 */ 310*4882a593Smuzhiyun 0x9200 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 311*4882a593Smuzhiyun 0x9200 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 312*4882a593Smuzhiyun 0x9200 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 313*4882a593Smuzhiyun 0x9200 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun /* IDSEL 0x12 func 3 - PCI slot 2 */ 316*4882a593Smuzhiyun 0x9300 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 317*4882a593Smuzhiyun 0x9300 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 318*4882a593Smuzhiyun 0x9300 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 319*4882a593Smuzhiyun 0x9300 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* IDSEL 0x12 func 4 - PCI slot 2 */ 322*4882a593Smuzhiyun 0x9400 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 323*4882a593Smuzhiyun 0x9400 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 324*4882a593Smuzhiyun 0x9400 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 325*4882a593Smuzhiyun 0x9400 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun /* IDSEL 0x12 func 5 - PCI slot 2 */ 328*4882a593Smuzhiyun 0x9500 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 329*4882a593Smuzhiyun 0x9500 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 330*4882a593Smuzhiyun 0x9500 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 331*4882a593Smuzhiyun 0x9500 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* IDSEL 0x12 func 6 - PCI slot 2 */ 334*4882a593Smuzhiyun 0x9600 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 335*4882a593Smuzhiyun 0x9600 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 336*4882a593Smuzhiyun 0x9600 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 337*4882a593Smuzhiyun 0x9600 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* IDSEL 0x12 func 7 - PCI slot 2 */ 340*4882a593Smuzhiyun 0x9700 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 341*4882a593Smuzhiyun 0x9700 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 342*4882a593Smuzhiyun 0x9700 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 343*4882a593Smuzhiyun 0x9700 0x0 0x0 0x4 &mpic 0x2 0x1 0 0 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun // IDSEL 0x1c USB 346*4882a593Smuzhiyun 0xe000 0x0 0x0 0x1 &i8259 0xc 0x2 347*4882a593Smuzhiyun 0xe100 0x0 0x0 0x2 &i8259 0x9 0x2 348*4882a593Smuzhiyun 0xe200 0x0 0x0 0x3 &i8259 0xa 0x2 349*4882a593Smuzhiyun 0xe300 0x0 0x0 0x4 &i8259 0xb 0x2 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun // IDSEL 0x1d Audio 352*4882a593Smuzhiyun 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun // IDSEL 0x1e Legacy 355*4882a593Smuzhiyun 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2 356*4882a593Smuzhiyun 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun // IDSEL 0x1f IDE/SATA 359*4882a593Smuzhiyun 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2 360*4882a593Smuzhiyun 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2 361*4882a593Smuzhiyun >; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun uli1575@0 { 365*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x0 0x0>; 366*4882a593Smuzhiyun #size-cells = <2>; 367*4882a593Smuzhiyun #address-cells = <3>; 368*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x80000000 369*4882a593Smuzhiyun 0x2000000 0x0 0x80000000 370*4882a593Smuzhiyun 0x0 0x20000000 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun 0x1000000 0x0 0x0 373*4882a593Smuzhiyun 0x1000000 0x0 0x0 374*4882a593Smuzhiyun 0x0 0x10000>; 375*4882a593Smuzhiyun isa@1e { 376*4882a593Smuzhiyun device_type = "isa"; 377*4882a593Smuzhiyun #interrupt-cells = <2>; 378*4882a593Smuzhiyun #size-cells = <1>; 379*4882a593Smuzhiyun #address-cells = <2>; 380*4882a593Smuzhiyun reg = <0xf000 0x0 0x0 0x0 0x0>; 381*4882a593Smuzhiyun ranges = <0x1 0x0 0x1000000 0x0 0x0 382*4882a593Smuzhiyun 0x1000>; 383*4882a593Smuzhiyun interrupt-parent = <&i8259>; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun i8259: interrupt-controller@20 { 386*4882a593Smuzhiyun reg = <0x1 0x20 0x2 387*4882a593Smuzhiyun 0x1 0xa0 0x2 388*4882a593Smuzhiyun 0x1 0x4d0 0x2>; 389*4882a593Smuzhiyun interrupt-controller; 390*4882a593Smuzhiyun device_type = "interrupt-controller"; 391*4882a593Smuzhiyun #address-cells = <0>; 392*4882a593Smuzhiyun #interrupt-cells = <2>; 393*4882a593Smuzhiyun compatible = "chrp,iic"; 394*4882a593Smuzhiyun interrupts = <9 2 0 0>; 395*4882a593Smuzhiyun interrupt-parent = <&mpic>; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun i8042@60 { 399*4882a593Smuzhiyun #size-cells = <0>; 400*4882a593Smuzhiyun #address-cells = <1>; 401*4882a593Smuzhiyun reg = <0x1 0x60 0x1 0x1 0x64 0x1>; 402*4882a593Smuzhiyun interrupts = <1 3 12 3>; 403*4882a593Smuzhiyun interrupt-parent = 404*4882a593Smuzhiyun <&i8259>; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun keyboard@0 { 407*4882a593Smuzhiyun reg = <0x0>; 408*4882a593Smuzhiyun compatible = "pnpPNP,303"; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun mouse@1 { 412*4882a593Smuzhiyun reg = <0x1>; 413*4882a593Smuzhiyun compatible = "pnpPNP,f03"; 414*4882a593Smuzhiyun }; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun rtc@70 { 418*4882a593Smuzhiyun compatible = "pnpPNP,b00"; 419*4882a593Smuzhiyun reg = <0x1 0x70 0x2>; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun gpio@400 { 423*4882a593Smuzhiyun reg = <0x1 0x400 0x80>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun}; 429