xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/mpc8569mds.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * MPC8569E MDS Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/include/ "mpc8569si-pre.dtsi"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	model = "MPC8569EMDS";
12*4882a593Smuzhiyun	compatible = "fsl,MPC8569EMDS";
13*4882a593Smuzhiyun	#address-cells = <2>;
14*4882a593Smuzhiyun	#size-cells = <2>;
15*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		ethernet2 = &enet2;
19*4882a593Smuzhiyun		ethernet3 = &enet3;
20*4882a593Smuzhiyun		ethernet5 = &enet5;
21*4882a593Smuzhiyun		ethernet7 = &enet7;
22*4882a593Smuzhiyun		rapidio0 = &rio;
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	memory {
26*4882a593Smuzhiyun		device_type = "memory";
27*4882a593Smuzhiyun	};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	lbc: localbus@e0005000 {
30*4882a593Smuzhiyun		reg = <0x0 0xe0005000 0x0 0x1000>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		ranges = <0x0 0x0 0x0 0xfe000000 0x02000000
33*4882a593Smuzhiyun			  0x1 0x0 0x0 0xf8000000 0x00008000
34*4882a593Smuzhiyun			  0x2 0x0 0x0 0xf0000000 0x04000000
35*4882a593Smuzhiyun			  0x3 0x0 0x0 0xfc000000 0x00008000
36*4882a593Smuzhiyun			  0x4 0x0 0x0 0xf8008000 0x00008000
37*4882a593Smuzhiyun			  0x5 0x0 0x0 0xf8010000 0x00008000>;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun		nor@0,0 {
40*4882a593Smuzhiyun			#address-cells = <1>;
41*4882a593Smuzhiyun			#size-cells = <1>;
42*4882a593Smuzhiyun			compatible = "cfi-flash";
43*4882a593Smuzhiyun			reg = <0x0 0x0 0x02000000>;
44*4882a593Smuzhiyun			bank-width = <1>;
45*4882a593Smuzhiyun			device-width = <1>;
46*4882a593Smuzhiyun			partition@0 {
47*4882a593Smuzhiyun				label = "ramdisk";
48*4882a593Smuzhiyun				reg = <0x00000000 0x01c00000>;
49*4882a593Smuzhiyun			};
50*4882a593Smuzhiyun			partition@1c00000 {
51*4882a593Smuzhiyun				label = "kernel";
52*4882a593Smuzhiyun				reg = <0x01c00000 0x002e0000>;
53*4882a593Smuzhiyun			};
54*4882a593Smuzhiyun			partition@1ee0000 {
55*4882a593Smuzhiyun				label = "dtb";
56*4882a593Smuzhiyun				reg = <0x01ee0000 0x00020000>;
57*4882a593Smuzhiyun			};
58*4882a593Smuzhiyun			partition@1f00000 {
59*4882a593Smuzhiyun				label = "firmware";
60*4882a593Smuzhiyun				reg = <0x01f00000 0x00080000>;
61*4882a593Smuzhiyun				read-only;
62*4882a593Smuzhiyun			};
63*4882a593Smuzhiyun			partition@1f80000 {
64*4882a593Smuzhiyun				label = "u-boot";
65*4882a593Smuzhiyun				reg = <0x01f80000 0x00080000>;
66*4882a593Smuzhiyun				read-only;
67*4882a593Smuzhiyun			};
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		bcsr@1,0 {
71*4882a593Smuzhiyun			#address-cells = <1>;
72*4882a593Smuzhiyun			#size-cells = <1>;
73*4882a593Smuzhiyun			compatible = "fsl,mpc8569mds-bcsr";
74*4882a593Smuzhiyun			reg = <1 0 0x8000>;
75*4882a593Smuzhiyun			ranges = <0 1 0 0x8000>;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun			bcsr17: gpio-controller@11 {
78*4882a593Smuzhiyun				#gpio-cells = <2>;
79*4882a593Smuzhiyun				compatible = "fsl,mpc8569mds-bcsr-gpio";
80*4882a593Smuzhiyun				reg = <0x11 0x1>;
81*4882a593Smuzhiyun				gpio-controller;
82*4882a593Smuzhiyun			};
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		nand@3,0 {
86*4882a593Smuzhiyun			compatible = "fsl,mpc8569-fcm-nand",
87*4882a593Smuzhiyun				     "fsl,elbc-fcm-nand";
88*4882a593Smuzhiyun			reg = <3 0 0x8000>;
89*4882a593Smuzhiyun		};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		pib@4,0 {
92*4882a593Smuzhiyun			compatible = "fsl,mpc8569mds-pib";
93*4882a593Smuzhiyun			reg = <4 0 0x8000>;
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun		pib@5,0 {
97*4882a593Smuzhiyun			compatible = "fsl,mpc8569mds-pib";
98*4882a593Smuzhiyun			reg = <5 0 0x8000>;
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun	};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun	soc: soc@e0000000 {
103*4882a593Smuzhiyun		ranges = <0x0 0x0 0xe0000000 0x100000>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		i2c-sleep-nexus {
106*4882a593Smuzhiyun			i2c@3000 {
107*4882a593Smuzhiyun				rtc@68 {
108*4882a593Smuzhiyun					compatible = "dallas,ds1374";
109*4882a593Smuzhiyun					reg = <0x68>;
110*4882a593Smuzhiyun					interrupts = <3 1 0 0>;
111*4882a593Smuzhiyun				};
112*4882a593Smuzhiyun			};
113*4882a593Smuzhiyun		};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun		sdhc@2e000 {
116*4882a593Smuzhiyun			status = "disabled";
117*4882a593Smuzhiyun			sdhci,1-bit-only;
118*4882a593Smuzhiyun			bus-width = <1>;
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun		par_io@e0100 {
122*4882a593Smuzhiyun			num-ports = <7>;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun			qe_pio_e: gpio-controller@80 {
125*4882a593Smuzhiyun				#gpio-cells = <2>;
126*4882a593Smuzhiyun				compatible = "fsl,mpc8569-qe-pario-bank",
127*4882a593Smuzhiyun					     "fsl,mpc8323-qe-pario-bank";
128*4882a593Smuzhiyun				reg = <0x80 0x18>;
129*4882a593Smuzhiyun				gpio-controller;
130*4882a593Smuzhiyun			};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun			qe_pio_f: gpio-controller@a0 {
133*4882a593Smuzhiyun				#gpio-cells = <2>;
134*4882a593Smuzhiyun				compatible = "fsl,mpc8569-qe-pario-bank",
135*4882a593Smuzhiyun					     "fsl,mpc8323-qe-pario-bank";
136*4882a593Smuzhiyun				reg = <0xa0 0x18>;
137*4882a593Smuzhiyun				gpio-controller;
138*4882a593Smuzhiyun			};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun			pio1: ucc_pin@1 {
141*4882a593Smuzhiyun				pio-map = <
142*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
143*4882a593Smuzhiyun					0x2  0x1f 0x1  0x0  0x1  0x0	/* QE_MUX_MDC */
144*4882a593Smuzhiyun					0x2  0x1e 0x3  0x0  0x2  0x0	/* QE_MUX_MDIO */
145*4882a593Smuzhiyun					0x2  0x0b 0x2  0x0  0x1  0x0	/* CLK12*/
146*4882a593Smuzhiyun					0x0  0x0  0x1  0x0  0x3  0x0	/* ENET1_TXD0_SER1_TXD0 */
147*4882a593Smuzhiyun					0x0  0x1  0x1  0x0  0x3  0x0	/* ENET1_TXD1_SER1_TXD1 */
148*4882a593Smuzhiyun					0x0  0x2  0x1  0x0  0x1  0x0	/* ENET1_TXD2_SER1_TXD2 */
149*4882a593Smuzhiyun					0x0  0x3  0x1  0x0  0x2  0x0	/* ENET1_TXD3_SER1_TXD3 */
150*4882a593Smuzhiyun					0x0  0x6  0x2  0x0  0x3  0x0	/* ENET1_RXD0_SER1_RXD0	*/
151*4882a593Smuzhiyun					0x0  0x7  0x2  0x0  0x1  0x0	/* ENET1_RXD1_SER1_RXD1	*/
152*4882a593Smuzhiyun					0x0  0x8  0x2  0x0  0x2  0x0	/* ENET1_RXD2_SER1_RXD2	*/
153*4882a593Smuzhiyun					0x0  0x9  0x2  0x0  0x2  0x0	/* ENET1_RXD3_SER1_RXD3	*/
154*4882a593Smuzhiyun					0x0  0x4  0x1  0x0  0x2  0x0	/* ENET1_TX_EN_SER1_RTS_B */
155*4882a593Smuzhiyun					0x0  0xc  0x2  0x0  0x3  0x0	/* ENET1_RX_DV_SER1_CTS_B */
156*4882a593Smuzhiyun					0x2  0x8  0x2  0x0  0x1  0x0	/* ENET1_GRXCLK	*/
157*4882a593Smuzhiyun					0x2  0x14 0x1  0x0  0x2  0x0>;	/* ENET1_GTXCLK	*/
158*4882a593Smuzhiyun			};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun			pio2: ucc_pin@2 {
161*4882a593Smuzhiyun				pio-map = <
162*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
163*4882a593Smuzhiyun					0x2  0x1f 0x1  0x0  0x1  0x0	/* QE_MUX_MDC */
164*4882a593Smuzhiyun					0x2  0x1e 0x3  0x0  0x2  0x0	/* QE_MUX_MDIO */
165*4882a593Smuzhiyun					0x2  0x10 0x2  0x0  0x3  0x0	/* CLK17 */
166*4882a593Smuzhiyun					0x0  0xe  0x1  0x0  0x2  0x0	/* ENET2_TXD0_SER2_TXD0 */
167*4882a593Smuzhiyun					0x0  0xf  0x1  0x0  0x2  0x0	/* ENET2_TXD1_SER2_TXD1 */
168*4882a593Smuzhiyun					0x0  0x10 0x1  0x0  0x1  0x0	/* ENET2_TXD2_SER2_TXD2 */
169*4882a593Smuzhiyun					0x0  0x11 0x1  0x0  0x1  0x0	/* ENET2_TXD3_SER2_TXD3 */
170*4882a593Smuzhiyun					0x0  0x14 0x2  0x0  0x2  0x0	/* ENET2_RXD0_SER2_RXD0	*/
171*4882a593Smuzhiyun					0x0  0x15 0x2  0x0  0x1  0x0	/* ENET2_RXD1_SER2_RXD1	*/
172*4882a593Smuzhiyun					0x0  0x16 0x2  0x0  0x1  0x0	/* ENET2_RXD2_SER2_RXD2	*/
173*4882a593Smuzhiyun					0x0  0x17 0x2  0x0  0x1  0x0	/* ENET2_RXD3_SER2_RXD3	*/
174*4882a593Smuzhiyun					0x0  0x12 0x1  0x0  0x2  0x0	/* ENET2_TX_EN_SER2_RTS_B */
175*4882a593Smuzhiyun					0x0  0x1a 0x2  0x0  0x3  0x0	/* ENET2_RX_DV_SER2_CTS_B */
176*4882a593Smuzhiyun					0x2  0x3  0x2  0x0  0x1  0x0	/* ENET2_GRXCLK	*/
177*4882a593Smuzhiyun					0x2  0x2 0x1  0x0  0x2  0x0>;	/* ENET2_GTXCLK	*/
178*4882a593Smuzhiyun			};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun			pio3: ucc_pin@3 {
181*4882a593Smuzhiyun				pio-map = <
182*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
183*4882a593Smuzhiyun					0x2  0x1f 0x1  0x0  0x1  0x0	/* QE_MUX_MDC */
184*4882a593Smuzhiyun					0x2  0x1e 0x3  0x0  0x2  0x0	/* QE_MUX_MDIO */
185*4882a593Smuzhiyun					0x2  0x0b 0x2  0x0  0x1  0x0	/* CLK12*/
186*4882a593Smuzhiyun					0x0  0x1d 0x1  0x0  0x2  0x0	/* ENET3_TXD0_SER3_TXD0 */
187*4882a593Smuzhiyun					0x0  0x1e 0x1  0x0  0x3  0x0	/* ENET3_TXD1_SER3_TXD1 */
188*4882a593Smuzhiyun					0x0  0x1f 0x1  0x0  0x2  0x0	/* ENET3_TXD2_SER3_TXD2 */
189*4882a593Smuzhiyun					0x1  0x0  0x1  0x0  0x3  0x0	/* ENET3_TXD3_SER3_TXD3 */
190*4882a593Smuzhiyun					0x1  0x3  0x2  0x0  0x3  0x0	/* ENET3_RXD0_SER3_RXD0	*/
191*4882a593Smuzhiyun					0x1  0x4  0x2  0x0  0x1  0x0	/* ENET3_RXD1_SER3_RXD1	*/
192*4882a593Smuzhiyun					0x1  0x5  0x2  0x0  0x2  0x0	/* ENET3_RXD2_SER3_RXD2	*/
193*4882a593Smuzhiyun					0x1  0x6  0x2  0x0  0x3  0x0	/* ENET3_RXD3_SER3_RXD3	*/
194*4882a593Smuzhiyun					0x1  0x1  0x1  0x0  0x1  0x0	/* ENET3_TX_EN_SER3_RTS_B */
195*4882a593Smuzhiyun					0x1  0x9  0x2  0x0  0x3  0x0	/* ENET3_RX_DV_SER3_CTS_B */
196*4882a593Smuzhiyun					0x2  0x9  0x2  0x0  0x2  0x0	/* ENET3_GRXCLK	*/
197*4882a593Smuzhiyun					0x2  0x19 0x1  0x0  0x2  0x0>;	/* ENET3_GTXCLK	*/
198*4882a593Smuzhiyun			};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun			pio4: ucc_pin@4 {
201*4882a593Smuzhiyun				pio-map = <
202*4882a593Smuzhiyun			/* port  pin  dir  open_drain  assignment  has_irq */
203*4882a593Smuzhiyun					0x2  0x1f 0x1  0x0  0x1  0x0	/* QE_MUX_MDC */
204*4882a593Smuzhiyun					0x2  0x1e 0x3  0x0  0x2  0x0	/* QE_MUX_MDIO */
205*4882a593Smuzhiyun					0x2  0x10 0x2  0x0  0x3  0x0	/* CLK17 */
206*4882a593Smuzhiyun					0x1  0xc  0x1  0x0  0x2  0x0	/* ENET4_TXD0_SER4_TXD0 */
207*4882a593Smuzhiyun					0x1  0xd  0x1  0x0  0x2  0x0	/* ENET4_TXD1_SER4_TXD1 */
208*4882a593Smuzhiyun					0x1  0xe  0x1  0x0  0x1  0x0	/* ENET4_TXD2_SER4_TXD2 */
209*4882a593Smuzhiyun					0x1  0xf  0x1  0x0  0x2  0x0	/* ENET4_TXD3_SER4_TXD3 */
210*4882a593Smuzhiyun					0x1  0x12 0x2  0x0  0x2  0x0	/* ENET4_RXD0_SER4_RXD0	*/
211*4882a593Smuzhiyun					0x1  0x13 0x2  0x0  0x1  0x0	/* ENET4_RXD1_SER4_RXD1	*/
212*4882a593Smuzhiyun					0x1  0x14 0x2  0x0  0x1  0x0	/* ENET4_RXD2_SER4_RXD2	*/
213*4882a593Smuzhiyun					0x1  0x15 0x2  0x0  0x2  0x0	/* ENET4_RXD3_SER4_RXD3	*/
214*4882a593Smuzhiyun					0x1  0x10 0x1  0x0  0x2  0x0	/* ENET4_TX_EN_SER4_RTS_B */
215*4882a593Smuzhiyun					0x1  0x18 0x2  0x0  0x3  0x0	/* ENET4_RX_DV_SER4_CTS_B */
216*4882a593Smuzhiyun					0x2  0x11 0x2  0x0  0x2  0x0	/* ENET4_GRXCLK	*/
217*4882a593Smuzhiyun					0x2  0x18 0x1  0x0  0x2  0x0>;	/* ENET4_GTXCLK	*/
218*4882a593Smuzhiyun			};
219*4882a593Smuzhiyun		};
220*4882a593Smuzhiyun	};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun	qe: qe@e0080000 {
223*4882a593Smuzhiyun		ranges = <0x0 0x0 0xe0080000 0x40000>;
224*4882a593Smuzhiyun		reg = <0x0 0xe0080000 0x0 0x480>;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun		spi@4c0 {
227*4882a593Smuzhiyun			gpios = <&qe_pio_e 30 0>;
228*4882a593Smuzhiyun			mode = "cpu-qe";
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun			serial-flash@0 {
231*4882a593Smuzhiyun				compatible = "st,m25p40";
232*4882a593Smuzhiyun				reg = <0>;
233*4882a593Smuzhiyun				spi-max-frequency = <25000000>;
234*4882a593Smuzhiyun			};
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun		spi@500 {
238*4882a593Smuzhiyun			mode = "cpu";
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		usb@6c0 {
242*4882a593Smuzhiyun			fsl,fullspeed-clock = "clk5";
243*4882a593Smuzhiyun			fsl,lowspeed-clock = "brg10";
244*4882a593Smuzhiyun			gpios = <&qe_pio_f 3 0   /* USBOE */
245*4882a593Smuzhiyun				 &qe_pio_f 4 0   /* USBTP */
246*4882a593Smuzhiyun				 &qe_pio_f 5 0   /* USBTN */
247*4882a593Smuzhiyun				 &qe_pio_f 6 0   /* USBRP */
248*4882a593Smuzhiyun				 &qe_pio_f 8 0   /* USBRN */
249*4882a593Smuzhiyun				 &bcsr17   1 0   /* SPEED */
250*4882a593Smuzhiyun				 &bcsr17   2 0>; /* POWER */
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		enet0: ucc@2000 {
254*4882a593Smuzhiyun			device_type = "network";
255*4882a593Smuzhiyun			compatible = "ucc_geth";
256*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
257*4882a593Smuzhiyun			rx-clock-name = "none";
258*4882a593Smuzhiyun			tx-clock-name = "clk12";
259*4882a593Smuzhiyun			pio-handle = <&pio1>;
260*4882a593Smuzhiyun			tbi-handle = <&tbi1>;
261*4882a593Smuzhiyun			phy-handle = <&qe_phy0>;
262*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
263*4882a593Smuzhiyun		};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun		mdio@2120 {
266*4882a593Smuzhiyun			#address-cells = <1>;
267*4882a593Smuzhiyun			#size-cells = <0>;
268*4882a593Smuzhiyun			reg = <0x2120 0x18>;
269*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun			qe_phy0: ethernet-phy@7 {
272*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
273*4882a593Smuzhiyun				interrupts = <1 1 0 0>;
274*4882a593Smuzhiyun				reg = <0x7>;
275*4882a593Smuzhiyun			};
276*4882a593Smuzhiyun			qe_phy1: ethernet-phy@1 {
277*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
278*4882a593Smuzhiyun				interrupts = <2 1 0 0>;
279*4882a593Smuzhiyun				reg = <0x1>;
280*4882a593Smuzhiyun			};
281*4882a593Smuzhiyun			qe_phy2: ethernet-phy@2 {
282*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
283*4882a593Smuzhiyun				interrupts = <3 1 0 0>;
284*4882a593Smuzhiyun				reg = <0x2>;
285*4882a593Smuzhiyun			};
286*4882a593Smuzhiyun			qe_phy3: ethernet-phy@3 {
287*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
288*4882a593Smuzhiyun				interrupts = <4 1 0 0>;
289*4882a593Smuzhiyun				reg = <0x3>;
290*4882a593Smuzhiyun			};
291*4882a593Smuzhiyun			qe_phy5: ethernet-phy@4 {
292*4882a593Smuzhiyun				reg = <0x04>;
293*4882a593Smuzhiyun			};
294*4882a593Smuzhiyun			qe_phy7: ethernet-phy@6 {
295*4882a593Smuzhiyun				reg = <0x6>;
296*4882a593Smuzhiyun			};
297*4882a593Smuzhiyun			tbi1: tbi-phy@11 {
298*4882a593Smuzhiyun				reg = <0x11>;
299*4882a593Smuzhiyun				device_type = "tbi-phy";
300*4882a593Smuzhiyun			};
301*4882a593Smuzhiyun		};
302*4882a593Smuzhiyun		mdio@3520 {
303*4882a593Smuzhiyun			#address-cells = <1>;
304*4882a593Smuzhiyun			#size-cells = <0>;
305*4882a593Smuzhiyun			reg = <0x3520 0x18>;
306*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun			tbi6: tbi-phy@15 {
309*4882a593Smuzhiyun			reg = <0x15>;
310*4882a593Smuzhiyun			device_type = "tbi-phy";
311*4882a593Smuzhiyun			};
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun		mdio@3720 {
314*4882a593Smuzhiyun			#address-cells = <1>;
315*4882a593Smuzhiyun			#size-cells = <0>;
316*4882a593Smuzhiyun			reg = <0x3720 0x38>;
317*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
318*4882a593Smuzhiyun			tbi8: tbi-phy@17 {
319*4882a593Smuzhiyun				reg = <0x17>;
320*4882a593Smuzhiyun				device_type = "tbi-phy";
321*4882a593Smuzhiyun			};
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun		enet2: ucc@2200 {
325*4882a593Smuzhiyun			device_type = "network";
326*4882a593Smuzhiyun			compatible = "ucc_geth";
327*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
328*4882a593Smuzhiyun			rx-clock-name = "none";
329*4882a593Smuzhiyun			tx-clock-name = "clk12";
330*4882a593Smuzhiyun			pio-handle = <&pio3>;
331*4882a593Smuzhiyun			tbi-handle = <&tbi3>;
332*4882a593Smuzhiyun			phy-handle = <&qe_phy2>;
333*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
334*4882a593Smuzhiyun		};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun		mdio@2320 {
337*4882a593Smuzhiyun			#address-cells = <1>;
338*4882a593Smuzhiyun			#size-cells = <0>;
339*4882a593Smuzhiyun			reg = <0x2320 0x18>;
340*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
341*4882a593Smuzhiyun			tbi3: tbi-phy@11 {
342*4882a593Smuzhiyun				reg = <0x11>;
343*4882a593Smuzhiyun				device_type = "tbi-phy";
344*4882a593Smuzhiyun			};
345*4882a593Smuzhiyun		};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun		enet1: ucc@3000 {
348*4882a593Smuzhiyun			device_type = "network";
349*4882a593Smuzhiyun			compatible = "ucc_geth";
350*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
351*4882a593Smuzhiyun			rx-clock-name = "none";
352*4882a593Smuzhiyun			tx-clock-name = "clk17";
353*4882a593Smuzhiyun			pio-handle = <&pio2>;
354*4882a593Smuzhiyun			tbi-handle = <&tbi2>;
355*4882a593Smuzhiyun			phy-handle = <&qe_phy1>;
356*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
357*4882a593Smuzhiyun		};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun		mdio@3120 {
360*4882a593Smuzhiyun			#address-cells = <1>;
361*4882a593Smuzhiyun			#size-cells = <0>;
362*4882a593Smuzhiyun			reg = <0x3120 0x18>;
363*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
364*4882a593Smuzhiyun			tbi2: tbi-phy@11 {
365*4882a593Smuzhiyun				reg = <0x11>;
366*4882a593Smuzhiyun				device_type = "tbi-phy";
367*4882a593Smuzhiyun			};
368*4882a593Smuzhiyun		};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun		enet3: ucc@3200 {
371*4882a593Smuzhiyun			device_type = "network";
372*4882a593Smuzhiyun			compatible = "ucc_geth";
373*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
374*4882a593Smuzhiyun			rx-clock-name = "none";
375*4882a593Smuzhiyun			tx-clock-name = "clk17";
376*4882a593Smuzhiyun			pio-handle = <&pio4>;
377*4882a593Smuzhiyun			tbi-handle = <&tbi4>;
378*4882a593Smuzhiyun			phy-handle = <&qe_phy3>;
379*4882a593Smuzhiyun			phy-connection-type = "rgmii-id";
380*4882a593Smuzhiyun		};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun		mdio@3320 {
383*4882a593Smuzhiyun			#address-cells = <1>;
384*4882a593Smuzhiyun			#size-cells = <0>;
385*4882a593Smuzhiyun			reg = <0x3320 0x18>;
386*4882a593Smuzhiyun			compatible = "fsl,ucc-mdio";
387*4882a593Smuzhiyun			tbi4: tbi-phy@11 {
388*4882a593Smuzhiyun				reg = <0x11>;
389*4882a593Smuzhiyun				device_type = "tbi-phy";
390*4882a593Smuzhiyun			};
391*4882a593Smuzhiyun		};
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun		enet5: ucc@3400 {
394*4882a593Smuzhiyun			device_type = "network";
395*4882a593Smuzhiyun			compatible = "ucc_geth";
396*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
397*4882a593Smuzhiyun			rx-clock-name = "none";
398*4882a593Smuzhiyun			tx-clock-name = "none";
399*4882a593Smuzhiyun			tbi-handle = <&tbi6>;
400*4882a593Smuzhiyun			phy-handle = <&qe_phy5>;
401*4882a593Smuzhiyun			phy-connection-type = "sgmii";
402*4882a593Smuzhiyun		};
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun		enet7: ucc@3600 {
405*4882a593Smuzhiyun			device_type = "network";
406*4882a593Smuzhiyun			compatible = "ucc_geth";
407*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
408*4882a593Smuzhiyun			rx-clock-name = "none";
409*4882a593Smuzhiyun			tx-clock-name = "none";
410*4882a593Smuzhiyun			tbi-handle = <&tbi8>;
411*4882a593Smuzhiyun			phy-handle = <&qe_phy7>;
412*4882a593Smuzhiyun			phy-connection-type = "sgmii";
413*4882a593Smuzhiyun		};
414*4882a593Smuzhiyun	};
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun	/* PCI Express */
417*4882a593Smuzhiyun	pci1: pcie@e000a000 {
418*4882a593Smuzhiyun		reg = <0x0 0xe000a000 0x0 0x1000>;
419*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x10000000
420*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xe2800000 0x0 0x00800000>;
421*4882a593Smuzhiyun		pcie@0 {
422*4882a593Smuzhiyun			ranges = <0x2000000 0x0 0xa0000000
423*4882a593Smuzhiyun				  0x2000000 0x0 0xa0000000
424*4882a593Smuzhiyun				  0x0 0x10000000
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun				  0x1000000 0x0 0x0
427*4882a593Smuzhiyun				  0x1000000 0x0 0x0
428*4882a593Smuzhiyun				  0x0 0x800000>;
429*4882a593Smuzhiyun		};
430*4882a593Smuzhiyun	};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun	rio: rapidio@e00c00000 {
433*4882a593Smuzhiyun		reg = <0x0 0xe00c0000 0x0 0x20000>;
434*4882a593Smuzhiyun		port1 {
435*4882a593Smuzhiyun			ranges = <0x0 0x0 0x0 0xc0000000 0x0 0x20000000>;
436*4882a593Smuzhiyun		};
437*4882a593Smuzhiyun		port2 {
438*4882a593Smuzhiyun			status = "disabled";
439*4882a593Smuzhiyun		};
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun/include/ "mpc8569si-post.dtsi"
444