xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/mpc8568si-post.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * MPC8568 Silicon/SoC Device Tree Source (post include)
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *       documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *       names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *       derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun&lbc {
36*4882a593Smuzhiyun	#address-cells = <2>;
37*4882a593Smuzhiyun	#size-cells = <1>;
38*4882a593Smuzhiyun	compatible = "fsl,mpc8568-localbus", "fsl,pq3-localbus", "simple-bus";
39*4882a593Smuzhiyun	interrupts = <19 2 0 0>;
40*4882a593Smuzhiyun	sleep = <&pmc 0x08000000>;
41*4882a593Smuzhiyun};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun/* controller at 0x8000 */
44*4882a593Smuzhiyun&pci0 {
45*4882a593Smuzhiyun	compatible = "fsl,mpc8540-pci";
46*4882a593Smuzhiyun	device_type = "pci";
47*4882a593Smuzhiyun	interrupts = <24 0x2 0 0>;
48*4882a593Smuzhiyun	bus-range = <0 0xff>;
49*4882a593Smuzhiyun	#interrupt-cells = <1>;
50*4882a593Smuzhiyun	#size-cells = <2>;
51*4882a593Smuzhiyun	#address-cells = <3>;
52*4882a593Smuzhiyun	sleep = <&pmc 0x80000000>;
53*4882a593Smuzhiyun};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun/* controller at 0xa000 */
56*4882a593Smuzhiyun&pci1 {
57*4882a593Smuzhiyun	compatible = "fsl,mpc8548-pcie";
58*4882a593Smuzhiyun	device_type = "pci";
59*4882a593Smuzhiyun	#size-cells = <2>;
60*4882a593Smuzhiyun	#address-cells = <3>;
61*4882a593Smuzhiyun	bus-range = <0 255>;
62*4882a593Smuzhiyun	clock-frequency = <33333333>;
63*4882a593Smuzhiyun	interrupts = <26 2 0 0>;
64*4882a593Smuzhiyun	sleep = <&pmc 0x20000000>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun	pcie@0 {
67*4882a593Smuzhiyun		reg = <0 0 0 0 0>;
68*4882a593Smuzhiyun		#interrupt-cells = <1>;
69*4882a593Smuzhiyun		#size-cells = <2>;
70*4882a593Smuzhiyun		#address-cells = <3>;
71*4882a593Smuzhiyun		device_type = "pci";
72*4882a593Smuzhiyun		interrupts = <26 2 0 0>;
73*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0 0 7>;
74*4882a593Smuzhiyun		interrupt-map = <
75*4882a593Smuzhiyun			/* IDSEL 0x0 */
76*4882a593Smuzhiyun			0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0
77*4882a593Smuzhiyun			0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0
78*4882a593Smuzhiyun			0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0
79*4882a593Smuzhiyun			0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0
80*4882a593Smuzhiyun			>;
81*4882a593Smuzhiyun	};
82*4882a593Smuzhiyun};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun&rio {
85*4882a593Smuzhiyun	compatible = "fsl,srio";
86*4882a593Smuzhiyun	interrupts = <48 2 0 0>;
87*4882a593Smuzhiyun	#address-cells = <2>;
88*4882a593Smuzhiyun	#size-cells = <2>;
89*4882a593Smuzhiyun	fsl,srio-rmu-handle = <&rmu>;
90*4882a593Smuzhiyun	sleep = <&pmc 0x00080000>;
91*4882a593Smuzhiyun	ranges;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun	port1 {
94*4882a593Smuzhiyun		#address-cells = <2>;
95*4882a593Smuzhiyun		#size-cells = <2>;
96*4882a593Smuzhiyun		cell-index = <1>;
97*4882a593Smuzhiyun	};
98*4882a593Smuzhiyun};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun&soc {
101*4882a593Smuzhiyun	#address-cells = <1>;
102*4882a593Smuzhiyun	#size-cells = <1>;
103*4882a593Smuzhiyun	device_type = "soc";
104*4882a593Smuzhiyun	compatible = "fsl,mpc8568-immr", "simple-bus";
105*4882a593Smuzhiyun	bus-frequency = <0>;		// Filled out by uboot.
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun	ecm-law@0 {
108*4882a593Smuzhiyun		compatible = "fsl,ecm-law";
109*4882a593Smuzhiyun		reg = <0x0 0x1000>;
110*4882a593Smuzhiyun		fsl,num-laws = <10>;
111*4882a593Smuzhiyun	};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun	ecm@1000 {
114*4882a593Smuzhiyun		compatible = "fsl,mpc8568-ecm", "fsl,ecm";
115*4882a593Smuzhiyun		reg = <0x1000 0x1000>;
116*4882a593Smuzhiyun		interrupts = <17 2 0 0>;
117*4882a593Smuzhiyun	};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun	memory-controller@2000 {
120*4882a593Smuzhiyun		compatible = "fsl,mpc8568-memory-controller";
121*4882a593Smuzhiyun		reg = <0x2000 0x1000>;
122*4882a593Smuzhiyun		interrupts = <18 2 0 0>;
123*4882a593Smuzhiyun	};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun	i2c-sleep-nexus {
126*4882a593Smuzhiyun		#address-cells = <1>;
127*4882a593Smuzhiyun		#size-cells = <1>;
128*4882a593Smuzhiyun		compatible = "simple-bus";
129*4882a593Smuzhiyun		sleep = <&pmc 0x00000004>;
130*4882a593Smuzhiyun		ranges;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun/include/ "pq3-i2c-0.dtsi"
133*4882a593Smuzhiyun/include/ "pq3-i2c-1.dtsi"
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun	duart-sleep-nexus {
138*4882a593Smuzhiyun		#address-cells = <1>;
139*4882a593Smuzhiyun		#size-cells = <1>;
140*4882a593Smuzhiyun		compatible = "simple-bus";
141*4882a593Smuzhiyun		sleep = <&pmc 0x00000002>;
142*4882a593Smuzhiyun		ranges;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun/include/ "pq3-duart-0.dtsi"
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun	};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun	L2: l2-cache-controller@20000 {
149*4882a593Smuzhiyun		compatible = "fsl,mpc8568-l2-cache-controller";
150*4882a593Smuzhiyun		reg = <0x20000 0x1000>;
151*4882a593Smuzhiyun		cache-line-size = <32>;	// 32 bytes
152*4882a593Smuzhiyun		cache-size = <0x80000>; // L2, 512K
153*4882a593Smuzhiyun		interrupts = <16 2 0 0>;
154*4882a593Smuzhiyun	};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun/include/ "pq3-dma-0.dtsi"
157*4882a593Smuzhiyun	dma@21300 {
158*4882a593Smuzhiyun		sleep = <&pmc 0x00000400>;
159*4882a593Smuzhiyun	};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun/include/ "pq3-etsec1-0.dtsi"
162*4882a593Smuzhiyun	ethernet@24000 {
163*4882a593Smuzhiyun		sleep = <&pmc 0x00000080>;
164*4882a593Smuzhiyun	};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun/include/ "pq3-etsec1-1.dtsi"
167*4882a593Smuzhiyun	ethernet@25000 {
168*4882a593Smuzhiyun		sleep = <&pmc 0x00000040>;
169*4882a593Smuzhiyun	};
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun	par_io@e0100 {
172*4882a593Smuzhiyun		reg = <0xe0100 0x100>;
173*4882a593Smuzhiyun		device_type = "par_io";
174*4882a593Smuzhiyun	};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun/include/ "pq3-sec2.1-0.dtsi"
177*4882a593Smuzhiyun	crypto@30000 {
178*4882a593Smuzhiyun		sleep = <&pmc 0x01000000>;
179*4882a593Smuzhiyun	};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun/include/ "pq3-mpic.dtsi"
182*4882a593Smuzhiyun/include/ "pq3-rmu-0.dtsi"
183*4882a593Smuzhiyun	rmu@d3000 {
184*4882a593Smuzhiyun		sleep = <&pmc 0x00040000>;
185*4882a593Smuzhiyun	};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	global-utilities@e0000 {
188*4882a593Smuzhiyun		#address-cells = <1>;
189*4882a593Smuzhiyun		#size-cells = <1>;
190*4882a593Smuzhiyun		compatible = "fsl,mpc8568-guts", "fsl,mpc8548-guts";
191*4882a593Smuzhiyun		reg = <0xe0000 0x1000>;
192*4882a593Smuzhiyun		ranges = <0 0xe0000 0x1000>;
193*4882a593Smuzhiyun		fsl,has-rstcr;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun		pmc: power@70 {
196*4882a593Smuzhiyun			compatible = "fsl,mpc8568-pmc",
197*4882a593Smuzhiyun				     "fsl,mpc8548-pmc";
198*4882a593Smuzhiyun			reg = <0x70 0x20>;
199*4882a593Smuzhiyun		};
200*4882a593Smuzhiyun	};
201*4882a593Smuzhiyun};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun&qe {
204*4882a593Smuzhiyun	#address-cells = <1>;
205*4882a593Smuzhiyun	#size-cells = <1>;
206*4882a593Smuzhiyun	device_type = "qe";
207*4882a593Smuzhiyun	compatible = "fsl,qe";
208*4882a593Smuzhiyun	sleep = <&pmc 0x00000800>;
209*4882a593Smuzhiyun	brg-frequency = <0>;
210*4882a593Smuzhiyun	bus-frequency = <396000000>;
211*4882a593Smuzhiyun	fsl,qe-num-riscs = <2>;
212*4882a593Smuzhiyun	fsl,qe-num-snums = <28>;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun	qeic: interrupt-controller@80 {
215*4882a593Smuzhiyun		interrupt-controller;
216*4882a593Smuzhiyun		compatible = "fsl,qe-ic";
217*4882a593Smuzhiyun		#address-cells = <0>;
218*4882a593Smuzhiyun		#interrupt-cells = <1>;
219*4882a593Smuzhiyun		reg = <0x80 0x80>;
220*4882a593Smuzhiyun		interrupts = <46 2 0 0 46 2 0 0>; //high:30 low:30
221*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
222*4882a593Smuzhiyun	};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	spi@4c0 {
225*4882a593Smuzhiyun		#address-cells = <1>;
226*4882a593Smuzhiyun		#size-cells = <0>;
227*4882a593Smuzhiyun		compatible = "fsl,spi";
228*4882a593Smuzhiyun		reg = <0x4c0 0x40>;
229*4882a593Smuzhiyun		cell-index = <0>;
230*4882a593Smuzhiyun		interrupts = <2>;
231*4882a593Smuzhiyun		interrupt-parent = <&qeic>;
232*4882a593Smuzhiyun	};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun	spi@500 {
235*4882a593Smuzhiyun		#address-cells = <1>;
236*4882a593Smuzhiyun		#size-cells = <0>;
237*4882a593Smuzhiyun		cell-index = <1>;
238*4882a593Smuzhiyun		compatible = "fsl,spi";
239*4882a593Smuzhiyun		reg = <0x500 0x40>;
240*4882a593Smuzhiyun		interrupts = <1>;
241*4882a593Smuzhiyun		interrupt-parent = <&qeic>;
242*4882a593Smuzhiyun	};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun	ucc@2000 {
245*4882a593Smuzhiyun		cell-index = <1>;
246*4882a593Smuzhiyun		reg = <0x2000 0x200>;
247*4882a593Smuzhiyun		interrupts = <32>;
248*4882a593Smuzhiyun		interrupt-parent = <&qeic>;
249*4882a593Smuzhiyun	};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun	ucc@3000 {
252*4882a593Smuzhiyun		cell-index = <2>;
253*4882a593Smuzhiyun		reg = <0x3000 0x200>;
254*4882a593Smuzhiyun		interrupts = <33>;
255*4882a593Smuzhiyun		interrupt-parent = <&qeic>;
256*4882a593Smuzhiyun	};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun	muram@10000 {
259*4882a593Smuzhiyun		#address-cells = <1>;
260*4882a593Smuzhiyun		#size-cells = <1>;
261*4882a593Smuzhiyun		compatible = "fsl,qe-muram", "fsl,cpm-muram";
262*4882a593Smuzhiyun		ranges = <0x0 0x10000 0x10000>;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun		data-only@0 {
265*4882a593Smuzhiyun			compatible = "fsl,qe-muram-data",
266*4882a593Smuzhiyun				     "fsl,cpm-muram-data";
267*4882a593Smuzhiyun			reg = <0x0 0x10000>;
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun	};
270*4882a593Smuzhiyun};
271