xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/mpc8560ads.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * MPC8560 ADS Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2006, 2008 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/dts-v1/;
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/include/ "e500v1_power_isa.dtsi"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	model = "MPC8560ADS";
14*4882a593Smuzhiyun	compatible = "MPC8560ADS", "MPC85xxADS";
15*4882a593Smuzhiyun	#address-cells = <1>;
16*4882a593Smuzhiyun	#size-cells = <1>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	aliases {
19*4882a593Smuzhiyun		ethernet0 = &enet0;
20*4882a593Smuzhiyun		ethernet1 = &enet1;
21*4882a593Smuzhiyun		ethernet2 = &enet2;
22*4882a593Smuzhiyun		ethernet3 = &enet3;
23*4882a593Smuzhiyun		serial0 = &serial0;
24*4882a593Smuzhiyun		serial1 = &serial1;
25*4882a593Smuzhiyun		pci0 = &pci0;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	cpus {
29*4882a593Smuzhiyun		#address-cells = <1>;
30*4882a593Smuzhiyun		#size-cells = <0>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		PowerPC,8560@0 {
33*4882a593Smuzhiyun			device_type = "cpu";
34*4882a593Smuzhiyun			reg = <0x0>;
35*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
36*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
37*4882a593Smuzhiyun			d-cache-size = <0x8000>;		// L1, 32K
38*4882a593Smuzhiyun			i-cache-size = <0x8000>;		// L1, 32K
39*4882a593Smuzhiyun			timebase-frequency = <82500000>;
40*4882a593Smuzhiyun			bus-frequency = <330000000>;
41*4882a593Smuzhiyun			clock-frequency = <825000000>;
42*4882a593Smuzhiyun		};
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	memory {
46*4882a593Smuzhiyun		device_type = "memory";
47*4882a593Smuzhiyun		reg = <0x0 0x10000000>;
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	soc8560@e0000000 {
51*4882a593Smuzhiyun		#address-cells = <1>;
52*4882a593Smuzhiyun		#size-cells = <1>;
53*4882a593Smuzhiyun		device_type = "soc";
54*4882a593Smuzhiyun		compatible = "simple-bus";
55*4882a593Smuzhiyun		ranges = <0x0 0xe0000000 0x100000>;
56*4882a593Smuzhiyun		bus-frequency = <330000000>;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		ecm-law@0 {
59*4882a593Smuzhiyun			compatible = "fsl,ecm-law";
60*4882a593Smuzhiyun			reg = <0x0 0x1000>;
61*4882a593Smuzhiyun			fsl,num-laws = <8>;
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		ecm@1000 {
65*4882a593Smuzhiyun			compatible = "fsl,mpc8560-ecm", "fsl,ecm";
66*4882a593Smuzhiyun			reg = <0x1000 0x1000>;
67*4882a593Smuzhiyun			interrupts = <17 2>;
68*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun		memory-controller@2000 {
72*4882a593Smuzhiyun			compatible = "fsl,mpc8540-memory-controller";
73*4882a593Smuzhiyun			reg = <0x2000 0x1000>;
74*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
75*4882a593Smuzhiyun			interrupts = <18 2>;
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun		L2: l2-cache-controller@20000 {
79*4882a593Smuzhiyun			compatible = "fsl,mpc8540-l2-cache-controller";
80*4882a593Smuzhiyun			reg = <0x20000 0x1000>;
81*4882a593Smuzhiyun			cache-line-size = <32>;	// 32 bytes
82*4882a593Smuzhiyun			cache-size = <0x40000>;	// L2, 256K
83*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
84*4882a593Smuzhiyun			interrupts = <16 2>;
85*4882a593Smuzhiyun		};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		dma@21300 {
88*4882a593Smuzhiyun			#address-cells = <1>;
89*4882a593Smuzhiyun			#size-cells = <1>;
90*4882a593Smuzhiyun			compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
91*4882a593Smuzhiyun			reg = <0x21300 0x4>;
92*4882a593Smuzhiyun			ranges = <0x0 0x21100 0x200>;
93*4882a593Smuzhiyun			cell-index = <0>;
94*4882a593Smuzhiyun			dma-channel@0 {
95*4882a593Smuzhiyun				compatible = "fsl,mpc8560-dma-channel",
96*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
97*4882a593Smuzhiyun				reg = <0x0 0x80>;
98*4882a593Smuzhiyun				cell-index = <0>;
99*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
100*4882a593Smuzhiyun				interrupts = <20 2>;
101*4882a593Smuzhiyun			};
102*4882a593Smuzhiyun			dma-channel@80 {
103*4882a593Smuzhiyun				compatible = "fsl,mpc8560-dma-channel",
104*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
105*4882a593Smuzhiyun				reg = <0x80 0x80>;
106*4882a593Smuzhiyun				cell-index = <1>;
107*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
108*4882a593Smuzhiyun				interrupts = <21 2>;
109*4882a593Smuzhiyun			};
110*4882a593Smuzhiyun			dma-channel@100 {
111*4882a593Smuzhiyun				compatible = "fsl,mpc8560-dma-channel",
112*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
113*4882a593Smuzhiyun				reg = <0x100 0x80>;
114*4882a593Smuzhiyun				cell-index = <2>;
115*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
116*4882a593Smuzhiyun				interrupts = <22 2>;
117*4882a593Smuzhiyun			};
118*4882a593Smuzhiyun			dma-channel@180 {
119*4882a593Smuzhiyun				compatible = "fsl,mpc8560-dma-channel",
120*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
121*4882a593Smuzhiyun				reg = <0x180 0x80>;
122*4882a593Smuzhiyun				cell-index = <3>;
123*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
124*4882a593Smuzhiyun				interrupts = <23 2>;
125*4882a593Smuzhiyun			};
126*4882a593Smuzhiyun		};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun		enet0: ethernet@24000 {
129*4882a593Smuzhiyun			#address-cells = <1>;
130*4882a593Smuzhiyun			#size-cells = <1>;
131*4882a593Smuzhiyun			cell-index = <0>;
132*4882a593Smuzhiyun			device_type = "network";
133*4882a593Smuzhiyun			model = "TSEC";
134*4882a593Smuzhiyun			compatible = "gianfar";
135*4882a593Smuzhiyun			reg = <0x24000 0x1000>;
136*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
137*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
138*4882a593Smuzhiyun			interrupts = <29 2 30 2 34 2>;
139*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
140*4882a593Smuzhiyun			tbi-handle = <&tbi0>;
141*4882a593Smuzhiyun			phy-handle = <&phy0>;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun			mdio@520 {
144*4882a593Smuzhiyun				#address-cells = <1>;
145*4882a593Smuzhiyun				#size-cells = <0>;
146*4882a593Smuzhiyun				compatible = "fsl,gianfar-mdio";
147*4882a593Smuzhiyun				reg = <0x520 0x20>;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun				phy0: ethernet-phy@0 {
150*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
151*4882a593Smuzhiyun					interrupts = <5 1>;
152*4882a593Smuzhiyun					reg = <0x0>;
153*4882a593Smuzhiyun				};
154*4882a593Smuzhiyun				phy1: ethernet-phy@1 {
155*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
156*4882a593Smuzhiyun					interrupts = <5 1>;
157*4882a593Smuzhiyun					reg = <0x1>;
158*4882a593Smuzhiyun				};
159*4882a593Smuzhiyun				phy2: ethernet-phy@2 {
160*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
161*4882a593Smuzhiyun					interrupts = <7 1>;
162*4882a593Smuzhiyun					reg = <0x2>;
163*4882a593Smuzhiyun				};
164*4882a593Smuzhiyun				phy3: ethernet-phy@3 {
165*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
166*4882a593Smuzhiyun					interrupts = <7 1>;
167*4882a593Smuzhiyun					reg = <0x3>;
168*4882a593Smuzhiyun				};
169*4882a593Smuzhiyun				tbi0: tbi-phy@11 {
170*4882a593Smuzhiyun					reg = <0x11>;
171*4882a593Smuzhiyun					device_type = "tbi-phy";
172*4882a593Smuzhiyun				};
173*4882a593Smuzhiyun			};
174*4882a593Smuzhiyun		};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun		enet1: ethernet@25000 {
177*4882a593Smuzhiyun			#address-cells = <1>;
178*4882a593Smuzhiyun			#size-cells = <1>;
179*4882a593Smuzhiyun			cell-index = <1>;
180*4882a593Smuzhiyun			device_type = "network";
181*4882a593Smuzhiyun			model = "TSEC";
182*4882a593Smuzhiyun			compatible = "gianfar";
183*4882a593Smuzhiyun			reg = <0x25000 0x1000>;
184*4882a593Smuzhiyun			ranges = <0x0 0x25000 0x1000>;
185*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
186*4882a593Smuzhiyun			interrupts = <35 2 36 2 40 2>;
187*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
188*4882a593Smuzhiyun			tbi-handle = <&tbi1>;
189*4882a593Smuzhiyun			phy-handle = <&phy1>;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun			mdio@520 {
192*4882a593Smuzhiyun				#address-cells = <1>;
193*4882a593Smuzhiyun				#size-cells = <0>;
194*4882a593Smuzhiyun				compatible = "fsl,gianfar-tbi";
195*4882a593Smuzhiyun				reg = <0x520 0x20>;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun				tbi1: tbi-phy@11 {
198*4882a593Smuzhiyun					reg = <0x11>;
199*4882a593Smuzhiyun					device_type = "tbi-phy";
200*4882a593Smuzhiyun				};
201*4882a593Smuzhiyun			};
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun		mpic: pic@40000 {
205*4882a593Smuzhiyun			interrupt-controller;
206*4882a593Smuzhiyun			#address-cells = <0>;
207*4882a593Smuzhiyun			#interrupt-cells = <2>;
208*4882a593Smuzhiyun			reg = <0x40000 0x40000>;
209*4882a593Smuzhiyun			compatible = "chrp,open-pic";
210*4882a593Smuzhiyun			device_type = "open-pic";
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		cpm@919c0 {
214*4882a593Smuzhiyun			#address-cells = <1>;
215*4882a593Smuzhiyun			#size-cells = <1>;
216*4882a593Smuzhiyun			compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
217*4882a593Smuzhiyun			reg = <0x919c0 0x30>;
218*4882a593Smuzhiyun			ranges;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun			muram@80000 {
221*4882a593Smuzhiyun				#address-cells = <1>;
222*4882a593Smuzhiyun				#size-cells = <1>;
223*4882a593Smuzhiyun				ranges = <0x0 0x80000 0x10000>;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun				data@0 {
226*4882a593Smuzhiyun					compatible = "fsl,cpm-muram-data";
227*4882a593Smuzhiyun					reg = <0x0 0x4000 0x9000 0x2000>;
228*4882a593Smuzhiyun				};
229*4882a593Smuzhiyun			};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun			brg@919f0 {
232*4882a593Smuzhiyun				compatible = "fsl,mpc8560-brg",
233*4882a593Smuzhiyun				             "fsl,cpm2-brg",
234*4882a593Smuzhiyun				             "fsl,cpm-brg";
235*4882a593Smuzhiyun				reg = <0x919f0 0x10 0x915f0 0x10>;
236*4882a593Smuzhiyun				clock-frequency = <165000000>;
237*4882a593Smuzhiyun			};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun			cpmpic: pic@90c00 {
240*4882a593Smuzhiyun				interrupt-controller;
241*4882a593Smuzhiyun				#address-cells = <0>;
242*4882a593Smuzhiyun				#interrupt-cells = <2>;
243*4882a593Smuzhiyun				interrupts = <46 2>;
244*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
245*4882a593Smuzhiyun				reg = <0x90c00 0x80>;
246*4882a593Smuzhiyun				compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
247*4882a593Smuzhiyun			};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun			serial0: serial@91a00 {
250*4882a593Smuzhiyun				device_type = "serial";
251*4882a593Smuzhiyun				compatible = "fsl,mpc8560-scc-uart",
252*4882a593Smuzhiyun				             "fsl,cpm2-scc-uart";
253*4882a593Smuzhiyun				reg = <0x91a00 0x20 0x88000 0x100>;
254*4882a593Smuzhiyun				fsl,cpm-brg = <1>;
255*4882a593Smuzhiyun				fsl,cpm-command = <0x800000>;
256*4882a593Smuzhiyun				current-speed = <115200>;
257*4882a593Smuzhiyun				interrupts = <40 8>;
258*4882a593Smuzhiyun				interrupt-parent = <&cpmpic>;
259*4882a593Smuzhiyun			};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun			serial1: serial@91a20 {
262*4882a593Smuzhiyun				device_type = "serial";
263*4882a593Smuzhiyun				compatible = "fsl,mpc8560-scc-uart",
264*4882a593Smuzhiyun				             "fsl,cpm2-scc-uart";
265*4882a593Smuzhiyun				reg = <0x91a20 0x20 0x88100 0x100>;
266*4882a593Smuzhiyun				fsl,cpm-brg = <2>;
267*4882a593Smuzhiyun				fsl,cpm-command = <0x4a00000>;
268*4882a593Smuzhiyun				current-speed = <115200>;
269*4882a593Smuzhiyun				interrupts = <41 8>;
270*4882a593Smuzhiyun				interrupt-parent = <&cpmpic>;
271*4882a593Smuzhiyun			};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun			enet2: ethernet@91320 {
274*4882a593Smuzhiyun				device_type = "network";
275*4882a593Smuzhiyun				compatible = "fsl,mpc8560-fcc-enet",
276*4882a593Smuzhiyun				             "fsl,cpm2-fcc-enet";
277*4882a593Smuzhiyun				reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
278*4882a593Smuzhiyun				local-mac-address = [ 00 00 00 00 00 00 ];
279*4882a593Smuzhiyun				fsl,cpm-command = <0x16200300>;
280*4882a593Smuzhiyun				interrupts = <33 8>;
281*4882a593Smuzhiyun				interrupt-parent = <&cpmpic>;
282*4882a593Smuzhiyun				phy-handle = <&phy2>;
283*4882a593Smuzhiyun			};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun			enet3: ethernet@91340 {
286*4882a593Smuzhiyun				device_type = "network";
287*4882a593Smuzhiyun				compatible = "fsl,mpc8560-fcc-enet",
288*4882a593Smuzhiyun				             "fsl,cpm2-fcc-enet";
289*4882a593Smuzhiyun				reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
290*4882a593Smuzhiyun				local-mac-address = [ 00 00 00 00 00 00 ];
291*4882a593Smuzhiyun				fsl,cpm-command = <0x1a400300>;
292*4882a593Smuzhiyun				interrupts = <34 8>;
293*4882a593Smuzhiyun				interrupt-parent = <&cpmpic>;
294*4882a593Smuzhiyun				phy-handle = <&phy3>;
295*4882a593Smuzhiyun			};
296*4882a593Smuzhiyun		};
297*4882a593Smuzhiyun	};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun	pci0: pci@e0008000 {
300*4882a593Smuzhiyun		#interrupt-cells = <1>;
301*4882a593Smuzhiyun		#size-cells = <2>;
302*4882a593Smuzhiyun		#address-cells = <3>;
303*4882a593Smuzhiyun		compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
304*4882a593Smuzhiyun		device_type = "pci";
305*4882a593Smuzhiyun		reg = <0xe0008000 0x1000>;
306*4882a593Smuzhiyun		clock-frequency = <66666666>;
307*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
308*4882a593Smuzhiyun		interrupt-map = <
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun				/* IDSEL 0x2 */
311*4882a593Smuzhiyun				 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
312*4882a593Smuzhiyun				 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
313*4882a593Smuzhiyun				 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
314*4882a593Smuzhiyun				 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun				/* IDSEL 0x3 */
317*4882a593Smuzhiyun				 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
318*4882a593Smuzhiyun				 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
319*4882a593Smuzhiyun				 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
320*4882a593Smuzhiyun				 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun				/* IDSEL 0x4 */
323*4882a593Smuzhiyun				 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
324*4882a593Smuzhiyun				 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
325*4882a593Smuzhiyun				 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
326*4882a593Smuzhiyun				 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun				/* IDSEL 0x5  */
329*4882a593Smuzhiyun				 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
330*4882a593Smuzhiyun				 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
331*4882a593Smuzhiyun				 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
332*4882a593Smuzhiyun				 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun				/* IDSEL 12 */
335*4882a593Smuzhiyun				 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
336*4882a593Smuzhiyun				 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
337*4882a593Smuzhiyun				 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
338*4882a593Smuzhiyun				 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun				/* IDSEL 13 */
341*4882a593Smuzhiyun				 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
342*4882a593Smuzhiyun				 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
343*4882a593Smuzhiyun				 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
344*4882a593Smuzhiyun				 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun				/* IDSEL 14*/
347*4882a593Smuzhiyun				 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
348*4882a593Smuzhiyun				 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
349*4882a593Smuzhiyun				 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
350*4882a593Smuzhiyun				 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun				/* IDSEL 15 */
353*4882a593Smuzhiyun				 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
354*4882a593Smuzhiyun				 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
355*4882a593Smuzhiyun				 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
356*4882a593Smuzhiyun				 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun				/* IDSEL 18 */
359*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
360*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
361*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
362*4882a593Smuzhiyun				 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun				/* IDSEL 19 */
365*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
366*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
367*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
368*4882a593Smuzhiyun				 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun				/* IDSEL 20 */
371*4882a593Smuzhiyun				 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
372*4882a593Smuzhiyun				 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
373*4882a593Smuzhiyun				 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
374*4882a593Smuzhiyun				 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun				/* IDSEL 21 */
377*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
378*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
379*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
380*4882a593Smuzhiyun				 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
383*4882a593Smuzhiyun		interrupts = <24 2>;
384*4882a593Smuzhiyun		bus-range = <0 0>;
385*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
386*4882a593Smuzhiyun			  0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
387*4882a593Smuzhiyun	};
388*4882a593Smuzhiyun};
389