1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * MPC8548 Silicon/SoC Device Tree Source (post include) 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 8*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 10*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 13*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the 14*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 15*4882a593Smuzhiyun * derived from this software without specific prior written permission. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the 19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software 20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any 21*4882a593Smuzhiyun * later version. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun&lbc { 36*4882a593Smuzhiyun #address-cells = <2>; 37*4882a593Smuzhiyun #size-cells = <1>; 38*4882a593Smuzhiyun compatible = "fsl,mpc8548-lbc", "fsl,pq3-localbus", "simple-bus"; 39*4882a593Smuzhiyun interrupts = <19 2 0 0>; 40*4882a593Smuzhiyun}; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun/* controller at 0x8000 */ 43*4882a593Smuzhiyun&pci0 { 44*4882a593Smuzhiyun compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; 45*4882a593Smuzhiyun device_type = "pci"; 46*4882a593Smuzhiyun interrupts = <24 0x2 0 0>; 47*4882a593Smuzhiyun bus-range = <0 0xff>; 48*4882a593Smuzhiyun #interrupt-cells = <1>; 49*4882a593Smuzhiyun #size-cells = <2>; 50*4882a593Smuzhiyun #address-cells = <3>; 51*4882a593Smuzhiyun}; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun/* controller at 0x9000 */ 54*4882a593Smuzhiyun&pci1 { 55*4882a593Smuzhiyun compatible = "fsl,mpc8540-pci"; 56*4882a593Smuzhiyun device_type = "pci"; 57*4882a593Smuzhiyun interrupts = <25 0x2 0 0>; 58*4882a593Smuzhiyun bus-range = <0 0xff>; 59*4882a593Smuzhiyun #interrupt-cells = <1>; 60*4882a593Smuzhiyun #size-cells = <2>; 61*4882a593Smuzhiyun #address-cells = <3>; 62*4882a593Smuzhiyun}; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun/* controller at 0xa000 */ 65*4882a593Smuzhiyun&pci2 { 66*4882a593Smuzhiyun compatible = "fsl,mpc8548-pcie"; 67*4882a593Smuzhiyun device_type = "pci"; 68*4882a593Smuzhiyun #size-cells = <2>; 69*4882a593Smuzhiyun #address-cells = <3>; 70*4882a593Smuzhiyun bus-range = <0 255>; 71*4882a593Smuzhiyun clock-frequency = <33333333>; 72*4882a593Smuzhiyun interrupts = <26 2 0 0>; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun pcie@0 { 75*4882a593Smuzhiyun reg = <0 0 0 0 0>; 76*4882a593Smuzhiyun #interrupt-cells = <1>; 77*4882a593Smuzhiyun #size-cells = <2>; 78*4882a593Smuzhiyun #address-cells = <3>; 79*4882a593Smuzhiyun device_type = "pci"; 80*4882a593Smuzhiyun interrupts = <26 2 0 0>; 81*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 82*4882a593Smuzhiyun interrupt-map = < 83*4882a593Smuzhiyun /* IDSEL 0x0 */ 84*4882a593Smuzhiyun 0000 0x0 0x0 0x1 &mpic 0x0 0x1 0x0 0x0 85*4882a593Smuzhiyun 0000 0x0 0x0 0x2 &mpic 0x1 0x1 0x0 0x0 86*4882a593Smuzhiyun 0000 0x0 0x0 0x3 &mpic 0x2 0x1 0x0 0x0 87*4882a593Smuzhiyun 0000 0x0 0x0 0x4 &mpic 0x3 0x1 0x0 0x0 88*4882a593Smuzhiyun >; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun}; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun&rio { 93*4882a593Smuzhiyun compatible = "fsl,srio"; 94*4882a593Smuzhiyun interrupts = <48 2 0 0>; 95*4882a593Smuzhiyun #address-cells = <2>; 96*4882a593Smuzhiyun #size-cells = <2>; 97*4882a593Smuzhiyun fsl,srio-rmu-handle = <&rmu>; 98*4882a593Smuzhiyun ranges; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun port1 { 101*4882a593Smuzhiyun #address-cells = <2>; 102*4882a593Smuzhiyun #size-cells = <2>; 103*4882a593Smuzhiyun cell-index = <1>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun}; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun&soc { 108*4882a593Smuzhiyun #address-cells = <1>; 109*4882a593Smuzhiyun #size-cells = <1>; 110*4882a593Smuzhiyun device_type = "soc"; 111*4882a593Smuzhiyun compatible = "fsl,mpc8548-immr", "simple-bus"; 112*4882a593Smuzhiyun bus-frequency = <0>; // Filled out by uboot. 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun ecm-law@0 { 115*4882a593Smuzhiyun compatible = "fsl,ecm-law"; 116*4882a593Smuzhiyun reg = <0x0 0x1000>; 117*4882a593Smuzhiyun fsl,num-laws = <10>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun ecm@1000 { 121*4882a593Smuzhiyun compatible = "fsl,mpc8548-ecm", "fsl,ecm"; 122*4882a593Smuzhiyun reg = <0x1000 0x1000>; 123*4882a593Smuzhiyun interrupts = <17 2 0 0>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun memory-controller@2000 { 127*4882a593Smuzhiyun compatible = "fsl,mpc8548-memory-controller"; 128*4882a593Smuzhiyun reg = <0x2000 0x1000>; 129*4882a593Smuzhiyun interrupts = <18 2 0 0>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun/include/ "pq3-i2c-0.dtsi" 133*4882a593Smuzhiyun/include/ "pq3-i2c-1.dtsi" 134*4882a593Smuzhiyun/include/ "pq3-duart-0.dtsi" 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun L2: l2-cache-controller@20000 { 137*4882a593Smuzhiyun compatible = "fsl,mpc8548-l2-cache-controller"; 138*4882a593Smuzhiyun reg = <0x20000 0x1000>; 139*4882a593Smuzhiyun cache-line-size = <32>; // 32 bytes 140*4882a593Smuzhiyun cache-size = <0x80000>; // L2, 512K 141*4882a593Smuzhiyun interrupts = <16 2 0 0>; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun/include/ "pq3-dma-0.dtsi" 145*4882a593Smuzhiyun/include/ "pq3-etsec1-0.dtsi" 146*4882a593Smuzhiyun/include/ "pq3-etsec1-1.dtsi" 147*4882a593Smuzhiyun/include/ "pq3-etsec1-2.dtsi" 148*4882a593Smuzhiyun/include/ "pq3-etsec1-3.dtsi" 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun/include/ "pq3-sec2.1-0.dtsi" 151*4882a593Smuzhiyun/include/ "pq3-mpic.dtsi" 152*4882a593Smuzhiyun/include/ "pq3-rmu-0.dtsi" 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun global-utilities@e0000 { 155*4882a593Smuzhiyun compatible = "fsl,mpc8548-guts"; 156*4882a593Smuzhiyun reg = <0xe0000 0x1000>; 157*4882a593Smuzhiyun fsl,has-rstcr; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun}; 160