1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * MPC8541 CDS Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2006, 2008 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/include/ "e500v1_power_isa.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun model = "MPC8541CDS"; 14*4882a593Smuzhiyun compatible = "MPC8541CDS", "MPC85xxCDS"; 15*4882a593Smuzhiyun #address-cells = <1>; 16*4882a593Smuzhiyun #size-cells = <1>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun aliases { 19*4882a593Smuzhiyun ethernet0 = &enet0; 20*4882a593Smuzhiyun ethernet1 = &enet1; 21*4882a593Smuzhiyun serial0 = &serial0; 22*4882a593Smuzhiyun serial1 = &serial1; 23*4882a593Smuzhiyun pci0 = &pci0; 24*4882a593Smuzhiyun pci1 = &pci1; 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun cpus { 28*4882a593Smuzhiyun #address-cells = <1>; 29*4882a593Smuzhiyun #size-cells = <0>; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun PowerPC,8541@0 { 32*4882a593Smuzhiyun device_type = "cpu"; 33*4882a593Smuzhiyun reg = <0x0>; 34*4882a593Smuzhiyun d-cache-line-size = <32>; // 32 bytes 35*4882a593Smuzhiyun i-cache-line-size = <32>; // 32 bytes 36*4882a593Smuzhiyun d-cache-size = <0x8000>; // L1, 32K 37*4882a593Smuzhiyun i-cache-size = <0x8000>; // L1, 32K 38*4882a593Smuzhiyun timebase-frequency = <0>; // 33 MHz, from uboot 39*4882a593Smuzhiyun bus-frequency = <0>; // 166 MHz 40*4882a593Smuzhiyun clock-frequency = <0>; // 825 MHz, from uboot 41*4882a593Smuzhiyun next-level-cache = <&L2>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun memory { 46*4882a593Smuzhiyun device_type = "memory"; 47*4882a593Smuzhiyun reg = <0x0 0x8000000>; // 128M at 0x0 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun soc8541@e0000000 { 51*4882a593Smuzhiyun #address-cells = <1>; 52*4882a593Smuzhiyun #size-cells = <1>; 53*4882a593Smuzhiyun device_type = "soc"; 54*4882a593Smuzhiyun compatible = "simple-bus"; 55*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x100000>; 56*4882a593Smuzhiyun bus-frequency = <0>; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun ecm-law@0 { 59*4882a593Smuzhiyun compatible = "fsl,ecm-law"; 60*4882a593Smuzhiyun reg = <0x0 0x1000>; 61*4882a593Smuzhiyun fsl,num-laws = <8>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun ecm@1000 { 65*4882a593Smuzhiyun compatible = "fsl,mpc8541-ecm", "fsl,ecm"; 66*4882a593Smuzhiyun reg = <0x1000 0x1000>; 67*4882a593Smuzhiyun interrupts = <17 2>; 68*4882a593Smuzhiyun interrupt-parent = <&mpic>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun memory-controller@2000 { 72*4882a593Smuzhiyun compatible = "fsl,mpc8541-memory-controller"; 73*4882a593Smuzhiyun reg = <0x2000 0x1000>; 74*4882a593Smuzhiyun interrupt-parent = <&mpic>; 75*4882a593Smuzhiyun interrupts = <18 2>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun L2: l2-cache-controller@20000 { 79*4882a593Smuzhiyun compatible = "fsl,mpc8541-l2-cache-controller"; 80*4882a593Smuzhiyun reg = <0x20000 0x1000>; 81*4882a593Smuzhiyun cache-line-size = <32>; // 32 bytes 82*4882a593Smuzhiyun cache-size = <0x40000>; // L2, 256K 83*4882a593Smuzhiyun interrupt-parent = <&mpic>; 84*4882a593Smuzhiyun interrupts = <16 2>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun i2c@3000 { 88*4882a593Smuzhiyun #address-cells = <1>; 89*4882a593Smuzhiyun #size-cells = <0>; 90*4882a593Smuzhiyun cell-index = <0>; 91*4882a593Smuzhiyun compatible = "fsl-i2c"; 92*4882a593Smuzhiyun reg = <0x3000 0x100>; 93*4882a593Smuzhiyun interrupts = <43 2>; 94*4882a593Smuzhiyun interrupt-parent = <&mpic>; 95*4882a593Smuzhiyun dfsrr; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun dma@21300 { 99*4882a593Smuzhiyun #address-cells = <1>; 100*4882a593Smuzhiyun #size-cells = <1>; 101*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma", "fsl,eloplus-dma"; 102*4882a593Smuzhiyun reg = <0x21300 0x4>; 103*4882a593Smuzhiyun ranges = <0x0 0x21100 0x200>; 104*4882a593Smuzhiyun cell-index = <0>; 105*4882a593Smuzhiyun dma-channel@0 { 106*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 107*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 108*4882a593Smuzhiyun reg = <0x0 0x80>; 109*4882a593Smuzhiyun cell-index = <0>; 110*4882a593Smuzhiyun interrupt-parent = <&mpic>; 111*4882a593Smuzhiyun interrupts = <20 2>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun dma-channel@80 { 114*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 115*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 116*4882a593Smuzhiyun reg = <0x80 0x80>; 117*4882a593Smuzhiyun cell-index = <1>; 118*4882a593Smuzhiyun interrupt-parent = <&mpic>; 119*4882a593Smuzhiyun interrupts = <21 2>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun dma-channel@100 { 122*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 123*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 124*4882a593Smuzhiyun reg = <0x100 0x80>; 125*4882a593Smuzhiyun cell-index = <2>; 126*4882a593Smuzhiyun interrupt-parent = <&mpic>; 127*4882a593Smuzhiyun interrupts = <22 2>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun dma-channel@180 { 130*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 131*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 132*4882a593Smuzhiyun reg = <0x180 0x80>; 133*4882a593Smuzhiyun cell-index = <3>; 134*4882a593Smuzhiyun interrupt-parent = <&mpic>; 135*4882a593Smuzhiyun interrupts = <23 2>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun enet0: ethernet@24000 { 140*4882a593Smuzhiyun #address-cells = <1>; 141*4882a593Smuzhiyun #size-cells = <1>; 142*4882a593Smuzhiyun cell-index = <0>; 143*4882a593Smuzhiyun device_type = "network"; 144*4882a593Smuzhiyun model = "TSEC"; 145*4882a593Smuzhiyun compatible = "gianfar"; 146*4882a593Smuzhiyun reg = <0x24000 0x1000>; 147*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 148*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 149*4882a593Smuzhiyun interrupts = <29 2 30 2 34 2>; 150*4882a593Smuzhiyun interrupt-parent = <&mpic>; 151*4882a593Smuzhiyun tbi-handle = <&tbi0>; 152*4882a593Smuzhiyun phy-handle = <&phy0>; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun mdio@520 { 155*4882a593Smuzhiyun #address-cells = <1>; 156*4882a593Smuzhiyun #size-cells = <0>; 157*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 158*4882a593Smuzhiyun reg = <0x520 0x20>; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun phy0: ethernet-phy@0 { 161*4882a593Smuzhiyun interrupt-parent = <&mpic>; 162*4882a593Smuzhiyun interrupts = <5 1>; 163*4882a593Smuzhiyun reg = <0x0>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun phy1: ethernet-phy@1 { 166*4882a593Smuzhiyun interrupt-parent = <&mpic>; 167*4882a593Smuzhiyun interrupts = <5 1>; 168*4882a593Smuzhiyun reg = <0x1>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun tbi0: tbi-phy@11 { 171*4882a593Smuzhiyun reg = <0x11>; 172*4882a593Smuzhiyun device_type = "tbi-phy"; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun enet1: ethernet@25000 { 178*4882a593Smuzhiyun #address-cells = <1>; 179*4882a593Smuzhiyun #size-cells = <1>; 180*4882a593Smuzhiyun cell-index = <1>; 181*4882a593Smuzhiyun device_type = "network"; 182*4882a593Smuzhiyun model = "TSEC"; 183*4882a593Smuzhiyun compatible = "gianfar"; 184*4882a593Smuzhiyun reg = <0x25000 0x1000>; 185*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 186*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 187*4882a593Smuzhiyun interrupts = <35 2 36 2 40 2>; 188*4882a593Smuzhiyun interrupt-parent = <&mpic>; 189*4882a593Smuzhiyun tbi-handle = <&tbi1>; 190*4882a593Smuzhiyun phy-handle = <&phy1>; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun mdio@520 { 193*4882a593Smuzhiyun #address-cells = <1>; 194*4882a593Smuzhiyun #size-cells = <0>; 195*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 196*4882a593Smuzhiyun reg = <0x520 0x20>; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun tbi1: tbi-phy@11 { 199*4882a593Smuzhiyun reg = <0x11>; 200*4882a593Smuzhiyun device_type = "tbi-phy"; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun serial0: serial@4500 { 206*4882a593Smuzhiyun cell-index = <0>; 207*4882a593Smuzhiyun device_type = "serial"; 208*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 209*4882a593Smuzhiyun reg = <0x4500 0x100>; // reg base, size 210*4882a593Smuzhiyun clock-frequency = <0>; // should we fill in in uboot? 211*4882a593Smuzhiyun interrupts = <42 2>; 212*4882a593Smuzhiyun interrupt-parent = <&mpic>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun serial1: serial@4600 { 216*4882a593Smuzhiyun cell-index = <1>; 217*4882a593Smuzhiyun device_type = "serial"; 218*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 219*4882a593Smuzhiyun reg = <0x4600 0x100>; // reg base, size 220*4882a593Smuzhiyun clock-frequency = <0>; // should we fill in in uboot? 221*4882a593Smuzhiyun interrupts = <42 2>; 222*4882a593Smuzhiyun interrupt-parent = <&mpic>; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun crypto@30000 { 226*4882a593Smuzhiyun compatible = "fsl,sec2.0"; 227*4882a593Smuzhiyun reg = <0x30000 0x10000>; 228*4882a593Smuzhiyun interrupts = <45 2>; 229*4882a593Smuzhiyun interrupt-parent = <&mpic>; 230*4882a593Smuzhiyun fsl,num-channels = <4>; 231*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 232*4882a593Smuzhiyun fsl,exec-units-mask = <0x7e>; 233*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x01010ebf>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun mpic: pic@40000 { 237*4882a593Smuzhiyun interrupt-controller; 238*4882a593Smuzhiyun #address-cells = <0>; 239*4882a593Smuzhiyun #interrupt-cells = <2>; 240*4882a593Smuzhiyun reg = <0x40000 0x40000>; 241*4882a593Smuzhiyun compatible = "chrp,open-pic"; 242*4882a593Smuzhiyun device_type = "open-pic"; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun cpm@919c0 { 246*4882a593Smuzhiyun #address-cells = <1>; 247*4882a593Smuzhiyun #size-cells = <1>; 248*4882a593Smuzhiyun compatible = "fsl,mpc8541-cpm", "fsl,cpm2"; 249*4882a593Smuzhiyun reg = <0x919c0 0x30>; 250*4882a593Smuzhiyun ranges; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun muram@80000 { 253*4882a593Smuzhiyun #address-cells = <1>; 254*4882a593Smuzhiyun #size-cells = <1>; 255*4882a593Smuzhiyun ranges = <0x0 0x80000 0x10000>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun data@0 { 258*4882a593Smuzhiyun compatible = "fsl,cpm-muram-data"; 259*4882a593Smuzhiyun reg = <0x0 0x2000 0x9000 0x1000>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun brg@919f0 { 264*4882a593Smuzhiyun compatible = "fsl,mpc8541-brg", 265*4882a593Smuzhiyun "fsl,cpm2-brg", 266*4882a593Smuzhiyun "fsl,cpm-brg"; 267*4882a593Smuzhiyun reg = <0x919f0 0x10 0x915f0 0x10>; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun cpmpic: pic@90c00 { 271*4882a593Smuzhiyun interrupt-controller; 272*4882a593Smuzhiyun #address-cells = <0>; 273*4882a593Smuzhiyun #interrupt-cells = <2>; 274*4882a593Smuzhiyun interrupts = <46 2>; 275*4882a593Smuzhiyun interrupt-parent = <&mpic>; 276*4882a593Smuzhiyun reg = <0x90c00 0x80>; 277*4882a593Smuzhiyun compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic"; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun pci0: pci@e0008000 { 283*4882a593Smuzhiyun interrupt-map-mask = <0x1f800 0x0 0x0 0x7>; 284*4882a593Smuzhiyun interrupt-map = < 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* IDSEL 0x10 */ 287*4882a593Smuzhiyun 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1 288*4882a593Smuzhiyun 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1 289*4882a593Smuzhiyun 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1 290*4882a593Smuzhiyun 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* IDSEL 0x11 */ 293*4882a593Smuzhiyun 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1 294*4882a593Smuzhiyun 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1 295*4882a593Smuzhiyun 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1 296*4882a593Smuzhiyun 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* IDSEL 0x12 (Slot 1) */ 299*4882a593Smuzhiyun 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1 300*4882a593Smuzhiyun 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1 301*4882a593Smuzhiyun 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1 302*4882a593Smuzhiyun 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun /* IDSEL 0x13 (Slot 2) */ 305*4882a593Smuzhiyun 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1 306*4882a593Smuzhiyun 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1 307*4882a593Smuzhiyun 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1 308*4882a593Smuzhiyun 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* IDSEL 0x14 (Slot 3) */ 311*4882a593Smuzhiyun 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1 312*4882a593Smuzhiyun 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1 313*4882a593Smuzhiyun 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1 314*4882a593Smuzhiyun 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* IDSEL 0x15 (Slot 4) */ 317*4882a593Smuzhiyun 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1 318*4882a593Smuzhiyun 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1 319*4882a593Smuzhiyun 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1 320*4882a593Smuzhiyun 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* Bus 1 (Tundra Bridge) */ 323*4882a593Smuzhiyun /* IDSEL 0x12 (ISA bridge) */ 324*4882a593Smuzhiyun 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1 325*4882a593Smuzhiyun 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1 326*4882a593Smuzhiyun 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1 327*4882a593Smuzhiyun 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>; 328*4882a593Smuzhiyun interrupt-parent = <&mpic>; 329*4882a593Smuzhiyun interrupts = <24 2>; 330*4882a593Smuzhiyun bus-range = <0 0>; 331*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000 332*4882a593Smuzhiyun 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>; 333*4882a593Smuzhiyun clock-frequency = <66666666>; 334*4882a593Smuzhiyun #interrupt-cells = <1>; 335*4882a593Smuzhiyun #size-cells = <2>; 336*4882a593Smuzhiyun #address-cells = <3>; 337*4882a593Smuzhiyun reg = <0xe0008000 0x1000>; 338*4882a593Smuzhiyun compatible = "fsl,mpc8540-pci"; 339*4882a593Smuzhiyun device_type = "pci"; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun i8259@19000 { 342*4882a593Smuzhiyun interrupt-controller; 343*4882a593Smuzhiyun device_type = "interrupt-controller"; 344*4882a593Smuzhiyun reg = <0x19000 0x0 0x0 0x0 0x1>; 345*4882a593Smuzhiyun #address-cells = <0>; 346*4882a593Smuzhiyun #interrupt-cells = <2>; 347*4882a593Smuzhiyun compatible = "chrp,iic"; 348*4882a593Smuzhiyun interrupts = <1>; 349*4882a593Smuzhiyun interrupt-parent = <&pci0>; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun pci1: pci@e0009000 { 354*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 355*4882a593Smuzhiyun interrupt-map = < 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* IDSEL 0x15 */ 358*4882a593Smuzhiyun 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1 359*4882a593Smuzhiyun 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1 360*4882a593Smuzhiyun 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1 361*4882a593Smuzhiyun 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>; 362*4882a593Smuzhiyun interrupt-parent = <&mpic>; 363*4882a593Smuzhiyun interrupts = <25 2>; 364*4882a593Smuzhiyun bus-range = <0 0>; 365*4882a593Smuzhiyun ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000 366*4882a593Smuzhiyun 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>; 367*4882a593Smuzhiyun clock-frequency = <66666666>; 368*4882a593Smuzhiyun #interrupt-cells = <1>; 369*4882a593Smuzhiyun #size-cells = <2>; 370*4882a593Smuzhiyun #address-cells = <3>; 371*4882a593Smuzhiyun reg = <0xe0009000 0x1000>; 372*4882a593Smuzhiyun compatible = "fsl,mpc8540-pci"; 373*4882a593Smuzhiyun device_type = "pci"; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun}; 376