1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Keymile kmcoge4 Device Tree Source, based on the P2041RDB DTS 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * (C) Copyright 2014 6*4882a593Smuzhiyun * Valentin Longchamp, Keymile AG, valentin.longchamp@keymile.com 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor Inc. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/include/ "p2041si-pre.dtsi" 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/ { 14*4882a593Smuzhiyun model = "keymile,kmcoge4"; 15*4882a593Smuzhiyun compatible = "keymile,kmcoge4", "keymile,kmp204x"; 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <2>; 18*4882a593Smuzhiyun interrupt-parent = <&mpic>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun memory { 21*4882a593Smuzhiyun device_type = "memory"; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun reserved-memory { 25*4882a593Smuzhiyun #address-cells = <2>; 26*4882a593Smuzhiyun #size-cells = <2>; 27*4882a593Smuzhiyun ranges; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun bman_fbpr: bman-fbpr { 30*4882a593Smuzhiyun size = <0 0x1000000>; 31*4882a593Smuzhiyun alignment = <0 0x1000000>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun qman_fqd: qman-fqd { 34*4882a593Smuzhiyun size = <0 0x400000>; 35*4882a593Smuzhiyun alignment = <0 0x400000>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun qman_pfdr: qman-pfdr { 38*4882a593Smuzhiyun size = <0 0x2000000>; 39*4882a593Smuzhiyun alignment = <0 0x2000000>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun dcsr: dcsr@f00000000 { 44*4882a593Smuzhiyun ranges = <0x00000000 0xf 0x00000000 0x01008000>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun bportals: bman-portals@ff4000000 { 48*4882a593Smuzhiyun ranges = <0x0 0xf 0xf4000000 0x200000>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun qportals: qman-portals@ff4200000 { 52*4882a593Smuzhiyun ranges = <0x0 0xf 0xf4200000 0x200000>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun soc: soc@ffe000000 { 56*4882a593Smuzhiyun ranges = <0x00000000 0xf 0xfe000000 0x1000000>; 57*4882a593Smuzhiyun reg = <0xf 0xfe000000 0 0x00001000>; 58*4882a593Smuzhiyun spi@110000 { 59*4882a593Smuzhiyun flash@0 { 60*4882a593Smuzhiyun #address-cells = <1>; 61*4882a593Smuzhiyun #size-cells = <1>; 62*4882a593Smuzhiyun compatible = "spansion,s25fl256s1", "jedec,spi-nor"; 63*4882a593Smuzhiyun reg = <0>; 64*4882a593Smuzhiyun spi-max-frequency = <20000000>; /* input clock */ 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun network_clock@1 { 68*4882a593Smuzhiyun compatible = "zarlink,zl30343"; 69*4882a593Smuzhiyun reg = <1>; 70*4882a593Smuzhiyun spi-max-frequency = <8000000>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun flash@2 { 74*4882a593Smuzhiyun #address-cells = <1>; 75*4882a593Smuzhiyun #size-cells = <1>; 76*4882a593Smuzhiyun compatible = "micron,m25p32", "jedec,spi-nor"; 77*4882a593Smuzhiyun reg = <2>; 78*4882a593Smuzhiyun spi-max-frequency = <15000000>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun sdhc@114000 { 83*4882a593Smuzhiyun status = "disabled"; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun i2c@119000 { 87*4882a593Smuzhiyun status = "disabled"; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun i2c@119100 { 91*4882a593Smuzhiyun status = "disabled"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun usb0: usb@210000 { 95*4882a593Smuzhiyun status = "disabled"; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun usb1: usb@211000 { 99*4882a593Smuzhiyun status = "disabled"; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun sata@220000 { 103*4882a593Smuzhiyun status = "disabled"; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun sata@221000 { 107*4882a593Smuzhiyun status = "disabled"; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun fman0: fman@400000 { 111*4882a593Smuzhiyun enet0: ethernet@e0000 { 112*4882a593Smuzhiyun phy-connection-type = "sgmii"; 113*4882a593Smuzhiyun fixed-link { 114*4882a593Smuzhiyun speed = <1000>; 115*4882a593Smuzhiyun full-duplex; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun mdio0: mdio@e1120 { 119*4882a593Smuzhiyun front_phy: ethernet-phy@11 { 120*4882a593Smuzhiyun reg = <0x11>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun enet1: ethernet@e2000 { 125*4882a593Smuzhiyun phy-connection-type = "sgmii"; 126*4882a593Smuzhiyun fixed-link { 127*4882a593Smuzhiyun speed = <1000>; 128*4882a593Smuzhiyun full-duplex; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun enet2: ethernet@e4000 { 132*4882a593Smuzhiyun status = "disabled"; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun enet3: ethernet@e6000 { 136*4882a593Smuzhiyun status = "disabled"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun enet4: ethernet@e8000 { 139*4882a593Smuzhiyun phy-handle = <&front_phy>; 140*4882a593Smuzhiyun phy-connection-type = "rgmii"; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun enet5: ethernet@f0000 { 143*4882a593Smuzhiyun status = "disabled"; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun rio: rapidio@ffe0c0000 { 149*4882a593Smuzhiyun status = "disabled"; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun lbc: localbus@ffe124000 { 153*4882a593Smuzhiyun reg = <0xf 0xfe124000 0 0x1000>; 154*4882a593Smuzhiyun ranges = <0 0 0xf 0xffa00000 0x00040000 /* LB 0 */ 155*4882a593Smuzhiyun 1 0 0xf 0xfb000000 0x00010000 /* LB 1 */ 156*4882a593Smuzhiyun 2 0 0xf 0xd0000000 0x10000000 /* LB 2 */ 157*4882a593Smuzhiyun 3 0 0xf 0xe0000000 0x10000000>; /* LB 3 */ 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun nand@0,0 { 160*4882a593Smuzhiyun #address-cells = <1>; 161*4882a593Smuzhiyun #size-cells = <1>; 162*4882a593Smuzhiyun compatible = "fsl,elbc-fcm-nand"; 163*4882a593Smuzhiyun reg = <0 0 0x40000>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun board-control@1,0 { 167*4882a593Smuzhiyun compatible = "keymile,qriox"; 168*4882a593Smuzhiyun reg = <1 0 0x80>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun chassis-mgmt@3,0 { 172*4882a593Smuzhiyun compatible = "keymile,bfticu"; 173*4882a593Smuzhiyun interrupt-controller; 174*4882a593Smuzhiyun #interrupt-cells = <2>; 175*4882a593Smuzhiyun reg = <3 0 0x100>; 176*4882a593Smuzhiyun interrupt-parent = <&mpic>; 177*4882a593Smuzhiyun interrupts = <6 1 0 0>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun pci0: pcie@ffe200000 { 182*4882a593Smuzhiyun reg = <0xf 0xfe200000 0 0x1000>; 183*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000 184*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>; 185*4882a593Smuzhiyun pcie@0 { 186*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 187*4882a593Smuzhiyun 0x02000000 0 0xe0000000 188*4882a593Smuzhiyun 0 0x20000000 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun 0x01000000 0 0x00000000 191*4882a593Smuzhiyun 0x01000000 0 0x00000000 192*4882a593Smuzhiyun 0 0x00010000>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun pci1: pcie@ffe201000 { 197*4882a593Smuzhiyun status = "disabled"; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun pci2: pcie@ffe202000 { 201*4882a593Smuzhiyun reg = <0xf 0xfe202000 0 0x1000>; 202*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x20000000 203*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xf 0xf8010000 0 0x00010000>; 204*4882a593Smuzhiyun pcie@0 { 205*4882a593Smuzhiyun ranges = <0x02000000 0 0xe0000000 206*4882a593Smuzhiyun 0x02000000 0 0xe0000000 207*4882a593Smuzhiyun 0 0x20000000 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun 0x01000000 0 0x00000000 210*4882a593Smuzhiyun 0x01000000 0 0x00000000 211*4882a593Smuzhiyun 0 0x00010000>; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun}; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun/include/ "p2041si-post.dtsi" 217