xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/cyrus_p5020.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Cyrus 5020 Device Tree Source, based on p5020ds.dts
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Andy Fleming
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * p5020ds.dts copyright:
8*4882a593Smuzhiyun * Copyright 2010 - 2014 Freescale Semiconductor Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/include/ "p5020si-pre.dtsi"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	model = "varisys,CYRUS";
15*4882a593Smuzhiyun	compatible = "varisys,CYRUS";
16*4882a593Smuzhiyun	#address-cells = <2>;
17*4882a593Smuzhiyun	#size-cells = <2>;
18*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	memory {
21*4882a593Smuzhiyun		device_type = "memory";
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	reserved-memory {
25*4882a593Smuzhiyun		#address-cells = <2>;
26*4882a593Smuzhiyun		#size-cells = <2>;
27*4882a593Smuzhiyun		ranges;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		bman_fbpr: bman-fbpr {
30*4882a593Smuzhiyun			size = <0 0x1000000>;
31*4882a593Smuzhiyun			alignment = <0 0x1000000>;
32*4882a593Smuzhiyun		};
33*4882a593Smuzhiyun		qman_fqd: qman-fqd {
34*4882a593Smuzhiyun			size = <0 0x400000>;
35*4882a593Smuzhiyun			alignment = <0 0x400000>;
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun		qman_pfdr: qman-pfdr {
38*4882a593Smuzhiyun			size = <0 0x2000000>;
39*4882a593Smuzhiyun			alignment = <0 0x2000000>;
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	dcsr: dcsr@f00000000 {
44*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0x00000000 0x01008000>;
45*4882a593Smuzhiyun	};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun	bportals: bman-portals@ff4000000 {
48*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4000000 0x200000>;
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	qportals: qman-portals@ff4200000 {
52*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4200000 0x200000>;
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	soc: soc@ffe000000 {
56*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
57*4882a593Smuzhiyun		reg = <0xf 0xfe000000 0 0x00001000>;
58*4882a593Smuzhiyun		spi@110000 {
59*4882a593Smuzhiyun		};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun		i2c@118100 {
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		i2c@119100 {
65*4882a593Smuzhiyun			rtc@6f {
66*4882a593Smuzhiyun				compatible = "microchip,mcp7941x";
67*4882a593Smuzhiyun				reg = <0x6f>;
68*4882a593Smuzhiyun			};
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	rio: rapidio@ffe0c0000 {
73*4882a593Smuzhiyun		reg = <0xf 0xfe0c0000 0 0x11000>;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		port1 {
76*4882a593Smuzhiyun			ranges = <0 0 0xc 0x20000000 0 0x10000000>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun		port2 {
79*4882a593Smuzhiyun			ranges = <0 0 0xc 0x30000000 0 0x10000000>;
80*4882a593Smuzhiyun		};
81*4882a593Smuzhiyun	};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun	lbc: localbus@ffe124000 {
84*4882a593Smuzhiyun		reg = <0xf 0xfe124000 0 0x1000>;
85*4882a593Smuzhiyun		ranges = <0 0 0xf 0xe8000000 0x08000000
86*4882a593Smuzhiyun			  2 0 0xf 0xffa00000 0x00040000
87*4882a593Smuzhiyun			  3 0 0xf 0xffdf0000 0x00008000>;
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	pci0: pcie@ffe200000 {
91*4882a593Smuzhiyun		reg = <0xf 0xfe200000 0 0x1000>;
92*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
93*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
94*4882a593Smuzhiyun		pcie@0 {
95*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
96*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
97*4882a593Smuzhiyun				  0 0x20000000
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun				  0x01000000 0 0x00000000
100*4882a593Smuzhiyun				  0x01000000 0 0x00000000
101*4882a593Smuzhiyun				  0 0x00010000>;
102*4882a593Smuzhiyun		};
103*4882a593Smuzhiyun	};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun	pci1: pcie@ffe201000 {
106*4882a593Smuzhiyun		reg = <0xf 0xfe201000 0 0x1000>;
107*4882a593Smuzhiyun		ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
108*4882a593Smuzhiyun			  0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
109*4882a593Smuzhiyun		pcie@0 {
110*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
111*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
112*4882a593Smuzhiyun				  0 0x20000000
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun				  0x01000000 0 0x00000000
115*4882a593Smuzhiyun				  0x01000000 0 0x00000000
116*4882a593Smuzhiyun				  0 0x00010000>;
117*4882a593Smuzhiyun		};
118*4882a593Smuzhiyun	};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun	pci2: pcie@ffe202000 {
121*4882a593Smuzhiyun		reg = <0xf 0xfe202000 0 0x1000>;
122*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
123*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
124*4882a593Smuzhiyun		pcie@0 {
125*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
126*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
127*4882a593Smuzhiyun				  0 0x20000000
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun				  0x01000000 0 0x00000000
130*4882a593Smuzhiyun				  0x01000000 0 0x00000000
131*4882a593Smuzhiyun				  0 0x00010000>;
132*4882a593Smuzhiyun		};
133*4882a593Smuzhiyun	};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	pci3: pcie@ffe203000 {
136*4882a593Smuzhiyun		reg = <0xf 0xfe203000 0 0x1000>;
137*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
138*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
139*4882a593Smuzhiyun		pcie@0 {
140*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
141*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
142*4882a593Smuzhiyun				  0 0x20000000
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun				  0x01000000 0 0x00000000
145*4882a593Smuzhiyun				  0x01000000 0 0x00000000
146*4882a593Smuzhiyun				  0 0x00010000>;
147*4882a593Smuzhiyun		};
148*4882a593Smuzhiyun	};
149*4882a593Smuzhiyun};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun/include/ "p5020si-post.dtsi"
152