xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/fsl/b4qds.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * B4420DS Device Tree Source
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2012 - 2015 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
8*4882a593Smuzhiyun *     * Redistributions of source code must retain the above copyright
9*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer.
10*4882a593Smuzhiyun *     * Redistributions in binary form must reproduce the above copyright
11*4882a593Smuzhiyun *       notice, this list of conditions and the following disclaimer in the
12*4882a593Smuzhiyun *       documentation and/or other materials provided with the distribution.
13*4882a593Smuzhiyun *     * Neither the name of Freescale Semiconductor nor the
14*4882a593Smuzhiyun *       names of its contributors may be used to endorse or promote products
15*4882a593Smuzhiyun *       derived from this software without specific prior written permission.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the
19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software
20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any
21*4882a593Smuzhiyun * later version.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * This software is provided by Freescale Semiconductor "as is" and any
24*4882a593Smuzhiyun * express or implied warranties, including, but not limited to, the implied
25*4882a593Smuzhiyun * warranties of merchantability and fitness for a particular purpose are
26*4882a593Smuzhiyun * disclaimed. In no event shall Freescale Semiconductor be liable for any
27*4882a593Smuzhiyun * direct, indirect, incidental, special, exemplary, or consequential damages
28*4882a593Smuzhiyun * (including, but not limited to, procurement of substitute goods or services;
29*4882a593Smuzhiyun * loss of use, data, or profits; or business interruption) however caused and
30*4882a593Smuzhiyun * on any theory of liability, whether in contract, strict liability, or tort
31*4882a593Smuzhiyun * (including negligence or otherwise) arising in any way out of the use of
32*4882a593Smuzhiyun * this software, even if advised of the possibility of such damage.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun/ {
36*4882a593Smuzhiyun	model = "fsl,B4QDS";
37*4882a593Smuzhiyun	compatible = "fsl,B4QDS";
38*4882a593Smuzhiyun	#address-cells = <2>;
39*4882a593Smuzhiyun	#size-cells = <2>;
40*4882a593Smuzhiyun	interrupt-parent = <&mpic>;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun	aliases {
43*4882a593Smuzhiyun		crypto = &crypto;
44*4882a593Smuzhiyun		phy_sgmii_10 = &phy_sgmii_10;
45*4882a593Smuzhiyun		phy_sgmii_11 = &phy_sgmii_11;
46*4882a593Smuzhiyun		phy_sgmii_1c = &phy_sgmii_1c;
47*4882a593Smuzhiyun		phy_sgmii_1d = &phy_sgmii_1d;
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	ifc: localbus@ffe124000 {
51*4882a593Smuzhiyun		reg = <0xf 0xfe124000 0 0x2000>;
52*4882a593Smuzhiyun		ranges = <0 0 0xf 0xe8000000 0x08000000
53*4882a593Smuzhiyun			  2 0 0xf 0xff800000 0x00010000
54*4882a593Smuzhiyun			  3 0 0xf 0xffdf0000 0x00008000>;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		nor@0,0 {
57*4882a593Smuzhiyun			#address-cells = <1>;
58*4882a593Smuzhiyun			#size-cells = <1>;
59*4882a593Smuzhiyun			compatible = "cfi-flash";
60*4882a593Smuzhiyun			reg = <0x0 0x0 0x8000000>;
61*4882a593Smuzhiyun			bank-width = <2>;
62*4882a593Smuzhiyun			device-width = <1>;
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		nand@2,0 {
66*4882a593Smuzhiyun			#address-cells = <1>;
67*4882a593Smuzhiyun			#size-cells = <1>;
68*4882a593Smuzhiyun			compatible = "fsl,ifc-nand";
69*4882a593Smuzhiyun			reg = <0x2 0x0 0x10000>;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun			partition@0 {
72*4882a593Smuzhiyun				/* This location must not be altered  */
73*4882a593Smuzhiyun				/* 1MB for u-boot Bootloader Image */
74*4882a593Smuzhiyun				reg = <0x0 0x00100000>;
75*4882a593Smuzhiyun				label = "NAND U-Boot Image";
76*4882a593Smuzhiyun				read-only;
77*4882a593Smuzhiyun			};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun			partition@100000 {
80*4882a593Smuzhiyun				/* 1MB for DTB Image */
81*4882a593Smuzhiyun				reg = <0x00100000 0x00100000>;
82*4882a593Smuzhiyun				label = "NAND DTB Image";
83*4882a593Smuzhiyun			};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun			partition@200000 {
86*4882a593Smuzhiyun				/* 10MB for Linux Kernel Image */
87*4882a593Smuzhiyun				reg = <0x00200000 0x00A00000>;
88*4882a593Smuzhiyun				label = "NAND Linux Kernel Image";
89*4882a593Smuzhiyun			};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun			partition@c00000 {
92*4882a593Smuzhiyun				/* 500MB for Root file System Image */
93*4882a593Smuzhiyun				reg = <0x00c00000 0x1F400000>;
94*4882a593Smuzhiyun				label = "NAND RFS Image";
95*4882a593Smuzhiyun			};
96*4882a593Smuzhiyun		};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun		board-control@3,0 {
99*4882a593Smuzhiyun			compatible = "fsl,b4qds-fpga", "fsl,fpga-qixis";
100*4882a593Smuzhiyun			reg = <3 0 0x300>;
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	memory {
105*4882a593Smuzhiyun		device_type = "memory";
106*4882a593Smuzhiyun	};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun	reserved-memory {
109*4882a593Smuzhiyun		#address-cells = <2>;
110*4882a593Smuzhiyun		#size-cells = <2>;
111*4882a593Smuzhiyun		ranges;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		bman_fbpr: bman-fbpr {
114*4882a593Smuzhiyun			size = <0 0x1000000>;
115*4882a593Smuzhiyun			alignment = <0 0x1000000>;
116*4882a593Smuzhiyun		};
117*4882a593Smuzhiyun		qman_fqd: qman-fqd {
118*4882a593Smuzhiyun			size = <0 0x400000>;
119*4882a593Smuzhiyun			alignment = <0 0x400000>;
120*4882a593Smuzhiyun		};
121*4882a593Smuzhiyun		qman_pfdr: qman-pfdr {
122*4882a593Smuzhiyun			size = <0 0x2000000>;
123*4882a593Smuzhiyun			alignment = <0 0x2000000>;
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun	};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun	dcsr: dcsr@f00000000 {
128*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0x00000000 0x01052000>;
129*4882a593Smuzhiyun	};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun	bportals: bman-portals@ff4000000 {
132*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf4000000 0x2000000>;
133*4882a593Smuzhiyun	};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	qportals: qman-portals@ff6000000 {
136*4882a593Smuzhiyun		ranges = <0x0 0xf 0xf6000000 0x2000000>;
137*4882a593Smuzhiyun	};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun	soc: soc@ffe000000 {
140*4882a593Smuzhiyun		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
141*4882a593Smuzhiyun		reg = <0xf 0xfe000000 0 0x00001000>;
142*4882a593Smuzhiyun		spi@110000 {
143*4882a593Smuzhiyun			flash@0 {
144*4882a593Smuzhiyun				#address-cells = <1>;
145*4882a593Smuzhiyun				#size-cells = <1>;
146*4882a593Smuzhiyun				compatible = "sst,sst25wf040", "jedec,spi-nor";
147*4882a593Smuzhiyun				reg = <0>;
148*4882a593Smuzhiyun				spi-max-frequency = <40000000>; /* input clock */
149*4882a593Smuzhiyun			};
150*4882a593Smuzhiyun		};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun		sdhc@114000 {
153*4882a593Smuzhiyun			/*Disabled as there is no sdhc connector on B4420QDS board*/
154*4882a593Smuzhiyun			status = "disabled";
155*4882a593Smuzhiyun		};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun		i2c@118000 {
158*4882a593Smuzhiyun			mux@77 {
159*4882a593Smuzhiyun				compatible = "nxp,pca9547";
160*4882a593Smuzhiyun				reg = <0x77>;
161*4882a593Smuzhiyun				#address-cells = <1>;
162*4882a593Smuzhiyun				#size-cells = <0>;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun				i2c@0 {
165*4882a593Smuzhiyun					#address-cells = <1>;
166*4882a593Smuzhiyun					#size-cells = <0>;
167*4882a593Smuzhiyun					reg = <0>;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun					eeprom@50 {
170*4882a593Smuzhiyun						compatible = "atmel,24c64";
171*4882a593Smuzhiyun						reg = <0x50>;
172*4882a593Smuzhiyun					};
173*4882a593Smuzhiyun					eeprom@51 {
174*4882a593Smuzhiyun						compatible = "atmel,24c256";
175*4882a593Smuzhiyun						reg = <0x51>;
176*4882a593Smuzhiyun					};
177*4882a593Smuzhiyun					eeprom@53 {
178*4882a593Smuzhiyun						compatible = "atmel,24c256";
179*4882a593Smuzhiyun						reg = <0x53>;
180*4882a593Smuzhiyun					};
181*4882a593Smuzhiyun					eeprom@57 {
182*4882a593Smuzhiyun						compatible = "atmel,24c256";
183*4882a593Smuzhiyun						reg = <0x57>;
184*4882a593Smuzhiyun					};
185*4882a593Smuzhiyun					rtc@68 {
186*4882a593Smuzhiyun						compatible = "dallas,ds3232";
187*4882a593Smuzhiyun						reg = <0x68>;
188*4882a593Smuzhiyun					};
189*4882a593Smuzhiyun				};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun				i2c@2 {
192*4882a593Smuzhiyun					#address-cells = <1>;
193*4882a593Smuzhiyun					#size-cells = <0>;
194*4882a593Smuzhiyun					reg = <0x2>;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun					ina220@40 {
197*4882a593Smuzhiyun						compatible = "ti,ina220";
198*4882a593Smuzhiyun						reg = <0x40>;
199*4882a593Smuzhiyun						shunt-resistor = <1000>;
200*4882a593Smuzhiyun					};
201*4882a593Smuzhiyun				};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun				i2c@3 {
204*4882a593Smuzhiyun					#address-cells = <1>;
205*4882a593Smuzhiyun					#size-cells = <0>;
206*4882a593Smuzhiyun					reg = <0x3>;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun					adt7461@4c {
209*4882a593Smuzhiyun						compatible = "adi,adt7461";
210*4882a593Smuzhiyun						reg = <0x4c>;
211*4882a593Smuzhiyun					};
212*4882a593Smuzhiyun				};
213*4882a593Smuzhiyun			};
214*4882a593Smuzhiyun		};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun		usb@210000 {
217*4882a593Smuzhiyun			dr_mode = "host";
218*4882a593Smuzhiyun			phy_type = "ulpi";
219*4882a593Smuzhiyun		};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun		fman@400000 {
222*4882a593Smuzhiyun			ethernet@e0000 {
223*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_10>;
224*4882a593Smuzhiyun				phy-connection-type = "sgmii";
225*4882a593Smuzhiyun			};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun			ethernet@e2000 {
228*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_11>;
229*4882a593Smuzhiyun				phy-connection-type = "sgmii";
230*4882a593Smuzhiyun			};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun			ethernet@e4000 {
233*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_1c>;
234*4882a593Smuzhiyun				phy-connection-type = "sgmii";
235*4882a593Smuzhiyun			};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun			ethernet@e6000 {
238*4882a593Smuzhiyun				phy-handle = <&phy_sgmii_1d>;
239*4882a593Smuzhiyun				phy-connection-type = "sgmii";
240*4882a593Smuzhiyun			};
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun			mdio@fc000 {
243*4882a593Smuzhiyun				phy_sgmii_10: ethernet-phy@10 {
244*4882a593Smuzhiyun					reg = <0x10>;
245*4882a593Smuzhiyun				};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun				phy_sgmii_11: ethernet-phy@11 {
248*4882a593Smuzhiyun					reg = <0x11>;
249*4882a593Smuzhiyun				};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun				phy_sgmii_1c: ethernet-phy@1c {
252*4882a593Smuzhiyun					reg = <0x1c>;
253*4882a593Smuzhiyun					status = "disabled";
254*4882a593Smuzhiyun				};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun				phy_sgmii_1d: ethernet-phy@1d {
257*4882a593Smuzhiyun					reg = <0x1d>;
258*4882a593Smuzhiyun					status = "disabled";
259*4882a593Smuzhiyun				};
260*4882a593Smuzhiyun			};
261*4882a593Smuzhiyun		};
262*4882a593Smuzhiyun	};
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun	pci0: pcie@ffe200000 {
265*4882a593Smuzhiyun		reg = <0xf 0xfe200000 0 0x10000>;
266*4882a593Smuzhiyun		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
267*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
268*4882a593Smuzhiyun		pcie@0 {
269*4882a593Smuzhiyun			ranges = <0x02000000 0 0xe0000000
270*4882a593Smuzhiyun				  0x02000000 0 0xe0000000
271*4882a593Smuzhiyun				  0 0x20000000
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun				  0x01000000 0 0x00000000
274*4882a593Smuzhiyun				  0x01000000 0 0x00000000
275*4882a593Smuzhiyun				  0 0x00010000>;
276*4882a593Smuzhiyun		};
277*4882a593Smuzhiyun	};
278*4882a593Smuzhiyun};
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun/include/ "b4si-post.dtsi"
281