1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * a4m072 board Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2011 DENX Software Engineering GmbH 6*4882a593Smuzhiyun * Heiko Schocher <hs@denx.de> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Copyright (C) 2007 Semihalf 9*4882a593Smuzhiyun * Marian Balakowicz <m8@semihalf.com> 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/include/ "mpc5200b.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun&gpt0 { fsl,has-wdt; }; 15*4882a593Smuzhiyun&gpt3 { gpio-controller; }; 16*4882a593Smuzhiyun&gpt4 { gpio-controller; }; 17*4882a593Smuzhiyun&gpt5 { gpio-controller; }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun/ { 20*4882a593Smuzhiyun model = "anonymous,a4m072"; 21*4882a593Smuzhiyun compatible = "anonymous,a4m072"; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun soc5200@f0000000 { 24*4882a593Smuzhiyun #address-cells = <1>; 25*4882a593Smuzhiyun #size-cells = <1>; 26*4882a593Smuzhiyun compatible = "fsl,mpc5200b-immr"; 27*4882a593Smuzhiyun ranges = <0 0xf0000000 0x0000c000>; 28*4882a593Smuzhiyun reg = <0xf0000000 0x00000100>; 29*4882a593Smuzhiyun bus-frequency = <0>; /* From boot loader */ 30*4882a593Smuzhiyun system-frequency = <0>; /* From boot loader */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun cdm@200 { 33*4882a593Smuzhiyun fsl,init-ext-48mhz-en = <0x0>; 34*4882a593Smuzhiyun fsl,init-fd-enable = <0x01>; 35*4882a593Smuzhiyun fsl,init-fd-counters = <0x3333>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun spi@f00 { 39*4882a593Smuzhiyun status = "disabled"; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun psc@2000 { 43*4882a593Smuzhiyun compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; 44*4882a593Smuzhiyun reg = <0x2000 0x100>; 45*4882a593Smuzhiyun interrupts = <2 1 0>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun psc@2200 { 49*4882a593Smuzhiyun compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; 50*4882a593Smuzhiyun reg = <0x2200 0x100>; 51*4882a593Smuzhiyun interrupts = <2 2 0>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun psc@2400 { 55*4882a593Smuzhiyun compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; 56*4882a593Smuzhiyun reg = <0x2400 0x100>; 57*4882a593Smuzhiyun interrupts = <2 3 0>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun psc@2600 { 61*4882a593Smuzhiyun status = "disabled"; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun psc@2800 { 65*4882a593Smuzhiyun status = "disabled"; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun psc@2c00 { 69*4882a593Smuzhiyun compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart"; 70*4882a593Smuzhiyun reg = <0x2c00 0x100>; 71*4882a593Smuzhiyun interrupts = <2 4 0>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun ethernet@3000 { 75*4882a593Smuzhiyun phy-handle = <&phy0>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun mdio@3000 { 79*4882a593Smuzhiyun phy0: ethernet-phy@1f { 80*4882a593Smuzhiyun reg = <0x1f>; 81*4882a593Smuzhiyun interrupts = <1 2 0>; /* IRQ 2 active low */ 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun i2c@3d00 { 86*4882a593Smuzhiyun status = "disabled"; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun i2c@3d40 { 90*4882a593Smuzhiyun hwmon@2e { 91*4882a593Smuzhiyun compatible = "nsc,lm87"; 92*4882a593Smuzhiyun reg = <0x2e>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun rtc@51 { 95*4882a593Smuzhiyun compatible = "nxp,rtc8564"; 96*4882a593Smuzhiyun reg = <0x51>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun localbus { 102*4882a593Smuzhiyun compatible = "fsl,mpc5200b-lpb","simple-bus"; 103*4882a593Smuzhiyun #address-cells = <2>; 104*4882a593Smuzhiyun #size-cells = <1>; 105*4882a593Smuzhiyun ranges = <0 0 0xfe000000 0x02000000 106*4882a593Smuzhiyun 1 0 0x62000000 0x00400000 107*4882a593Smuzhiyun 2 0 0x64000000 0x00200000 108*4882a593Smuzhiyun 3 0 0x66000000 0x01000000 109*4882a593Smuzhiyun 6 0 0x68000000 0x01000000 110*4882a593Smuzhiyun 7 0 0x6a000000 0x00000004>; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun flash@0,0 { 113*4882a593Smuzhiyun compatible = "cfi-flash"; 114*4882a593Smuzhiyun reg = <0 0 0x02000000>; 115*4882a593Smuzhiyun bank-width = <2>; 116*4882a593Smuzhiyun #size-cells = <1>; 117*4882a593Smuzhiyun #address-cells = <1>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun sram0@1,0 { 120*4882a593Smuzhiyun compatible = "mtd-ram"; 121*4882a593Smuzhiyun reg = <1 0x00000 0x00400000>; 122*4882a593Smuzhiyun bank-width = <2>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun pci@f0000d00 { 127*4882a593Smuzhiyun #interrupt-cells = <1>; 128*4882a593Smuzhiyun #size-cells = <2>; 129*4882a593Smuzhiyun #address-cells = <3>; 130*4882a593Smuzhiyun device_type = "pci"; 131*4882a593Smuzhiyun compatible = "fsl,mpc5200-pci"; 132*4882a593Smuzhiyun reg = <0xf0000d00 0x100>; 133*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 134*4882a593Smuzhiyun interrupt-map = < 135*4882a593Smuzhiyun /* IDSEL 0x16 */ 136*4882a593Smuzhiyun 0xc000 0 0 1 &mpc5200_pic 1 3 3 137*4882a593Smuzhiyun 0xc000 0 0 2 &mpc5200_pic 1 3 3 138*4882a593Smuzhiyun 0xc000 0 0 3 &mpc5200_pic 1 3 3 139*4882a593Smuzhiyun 0xc000 0 0 4 &mpc5200_pic 1 3 3>; 140*4882a593Smuzhiyun clock-frequency = <0>; /* From boot loader */ 141*4882a593Smuzhiyun interrupts = <2 8 0 2 9 0 2 10 0>; 142*4882a593Smuzhiyun bus-range = <0 0>; 143*4882a593Smuzhiyun ranges = <0x42000000 0 0x80000000 0x80000000 0 0x10000000 144*4882a593Smuzhiyun 0x02000000 0 0x90000000 0x90000000 0 0x10000000 145*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xa0000000 0 0x01000000>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun}; 148