xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dcr.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _PPC_BOOT_DCR_H_
3*4882a593Smuzhiyun #define _PPC_BOOT_DCR_H_
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #define mfdcr(rn) \
6*4882a593Smuzhiyun 	({	\
7*4882a593Smuzhiyun 		unsigned long rval; \
8*4882a593Smuzhiyun 		asm volatile("mfdcr %0,%1" : "=r"(rval) : "i"(rn)); \
9*4882a593Smuzhiyun 		rval; \
10*4882a593Smuzhiyun 	})
11*4882a593Smuzhiyun #define mtdcr(rn, val) \
12*4882a593Smuzhiyun 	asm volatile("mtdcr %0,%1" : : "i"(rn), "r"(val))
13*4882a593Smuzhiyun #define mfdcrx(rn) \
14*4882a593Smuzhiyun 	({	\
15*4882a593Smuzhiyun 		unsigned long rval; \
16*4882a593Smuzhiyun 		asm volatile("mfdcrx %0,%1" : "=r"(rval) : "r"(rn)); \
17*4882a593Smuzhiyun 		rval; \
18*4882a593Smuzhiyun 	})
19*4882a593Smuzhiyun #define mtdcrx(rn, val) \
20*4882a593Smuzhiyun 	({	\
21*4882a593Smuzhiyun 		asm volatile("mtdcrx %0,%1" : : "r"(rn), "r" (val)); \
22*4882a593Smuzhiyun 	})
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* 440GP/440GX SDRAM controller DCRs */
25*4882a593Smuzhiyun #define DCRN_SDRAM0_CFGADDR				0x010
26*4882a593Smuzhiyun #define DCRN_SDRAM0_CFGDATA				0x011
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define SDRAM0_READ(offset) ({\
29*4882a593Smuzhiyun 	mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
30*4882a593Smuzhiyun 	mfdcr(DCRN_SDRAM0_CFGDATA); })
31*4882a593Smuzhiyun #define SDRAM0_WRITE(offset, data) ({\
32*4882a593Smuzhiyun 	mtdcr(DCRN_SDRAM0_CFGADDR, offset); \
33*4882a593Smuzhiyun 	mtdcr(DCRN_SDRAM0_CFGDATA, data); })
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define 	SDRAM0_B0CR				0x40
36*4882a593Smuzhiyun #define 	SDRAM0_B1CR				0x44
37*4882a593Smuzhiyun #define 	SDRAM0_B2CR				0x48
38*4882a593Smuzhiyun #define 	SDRAM0_B3CR				0x4c
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static const unsigned long sdram_bxcr[] = { SDRAM0_B0CR, SDRAM0_B1CR,
41*4882a593Smuzhiyun 					    SDRAM0_B2CR, SDRAM0_B3CR };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define			SDRAM_CONFIG_BANK_ENABLE        0x00000001
44*4882a593Smuzhiyun #define			SDRAM_CONFIG_SIZE_MASK          0x000e0000
45*4882a593Smuzhiyun #define			SDRAM_CONFIG_BANK_SIZE(reg)	\
46*4882a593Smuzhiyun 	(0x00400000 << ((reg & SDRAM_CONFIG_SIZE_MASK) >> 17))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* 440GP External Bus Controller (EBC) */
49*4882a593Smuzhiyun #define DCRN_EBC0_CFGADDR				0x012
50*4882a593Smuzhiyun #define DCRN_EBC0_CFGDATA				0x013
51*4882a593Smuzhiyun #define   EBC_NUM_BANKS					  8
52*4882a593Smuzhiyun #define   EBC_B0CR					  0x00
53*4882a593Smuzhiyun #define   EBC_B1CR					  0x01
54*4882a593Smuzhiyun #define   EBC_B2CR					  0x02
55*4882a593Smuzhiyun #define   EBC_B3CR					  0x03
56*4882a593Smuzhiyun #define   EBC_B4CR					  0x04
57*4882a593Smuzhiyun #define   EBC_B5CR					  0x05
58*4882a593Smuzhiyun #define   EBC_B6CR					  0x06
59*4882a593Smuzhiyun #define   EBC_B7CR					  0x07
60*4882a593Smuzhiyun #define   EBC_BXCR(n)					  (n)
61*4882a593Smuzhiyun #define	    EBC_BXCR_BAS				    0xfff00000
62*4882a593Smuzhiyun #define	    EBC_BXCR_BS				  	    0x000e0000
63*4882a593Smuzhiyun #define	    EBC_BXCR_BANK_SIZE(reg) \
64*4882a593Smuzhiyun 	(0x100000 << (((reg) & EBC_BXCR_BS) >> 17))
65*4882a593Smuzhiyun #define	    EBC_BXCR_BU				  	    0x00018000
66*4882a593Smuzhiyun #define	      EBC_BXCR_BU_OFF			  	      0x00000000
67*4882a593Smuzhiyun #define	      EBC_BXCR_BU_RO			  	      0x00008000
68*4882a593Smuzhiyun #define	      EBC_BXCR_BU_WO			  	      0x00010000
69*4882a593Smuzhiyun #define	      EBC_BXCR_BU_RW			  	      0x00018000
70*4882a593Smuzhiyun #define	    EBC_BXCR_BW				  	    0x00006000
71*4882a593Smuzhiyun #define   EBC_B0AP					  0x10
72*4882a593Smuzhiyun #define   EBC_B1AP					  0x11
73*4882a593Smuzhiyun #define   EBC_B2AP					  0x12
74*4882a593Smuzhiyun #define   EBC_B3AP					  0x13
75*4882a593Smuzhiyun #define   EBC_B4AP					  0x14
76*4882a593Smuzhiyun #define   EBC_B5AP					  0x15
77*4882a593Smuzhiyun #define   EBC_B6AP					  0x16
78*4882a593Smuzhiyun #define   EBC_B7AP					  0x17
79*4882a593Smuzhiyun #define   EBC_BXAP(n)					  (0x10+(n))
80*4882a593Smuzhiyun #define   EBC_BEAR					  0x20
81*4882a593Smuzhiyun #define   EBC_BESR					  0x21
82*4882a593Smuzhiyun #define   EBC_CFG					  0x23
83*4882a593Smuzhiyun #define   EBC_CID					  0x24
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* 440GP Clock, PM, chip control */
86*4882a593Smuzhiyun #define DCRN_CPC0_SR					0x0b0
87*4882a593Smuzhiyun #define DCRN_CPC0_ER					0x0b1
88*4882a593Smuzhiyun #define DCRN_CPC0_FR					0x0b2
89*4882a593Smuzhiyun #define DCRN_CPC0_SYS0					0x0e0
90*4882a593Smuzhiyun #define	  CPC0_SYS0_TUNE				  0xffc00000
91*4882a593Smuzhiyun #define	  CPC0_SYS0_FBDV_MASK				  0x003c0000
92*4882a593Smuzhiyun #define	  CPC0_SYS0_FWDVA_MASK				  0x00038000
93*4882a593Smuzhiyun #define	  CPC0_SYS0_FWDVB_MASK				  0x00007000
94*4882a593Smuzhiyun #define	  CPC0_SYS0_OPDV_MASK				  0x00000c00
95*4882a593Smuzhiyun #define	  CPC0_SYS0_EPDV_MASK				  0x00000300
96*4882a593Smuzhiyun /* Helper macros to compute the actual clock divider values from the
97*4882a593Smuzhiyun  * encodings in the CPC0 register */
98*4882a593Smuzhiyun #define	  CPC0_SYS0_FBDV(reg) \
99*4882a593Smuzhiyun 		((((((reg) & CPC0_SYS0_FBDV_MASK) >> 18) - 1) & 0xf) + 1)
100*4882a593Smuzhiyun #define	  CPC0_SYS0_FWDVA(reg) \
101*4882a593Smuzhiyun 		(8 - (((reg) & CPC0_SYS0_FWDVA_MASK) >> 15))
102*4882a593Smuzhiyun #define	  CPC0_SYS0_FWDVB(reg) \
103*4882a593Smuzhiyun 		(8 - (((reg) & CPC0_SYS0_FWDVB_MASK) >> 12))
104*4882a593Smuzhiyun #define	  CPC0_SYS0_OPDV(reg) \
105*4882a593Smuzhiyun 		((((reg) & CPC0_SYS0_OPDV_MASK) >> 10) + 1)
106*4882a593Smuzhiyun #define	  CPC0_SYS0_EPDV(reg) \
107*4882a593Smuzhiyun 		((((reg) & CPC0_SYS0_EPDV_MASK) >> 8) + 1)
108*4882a593Smuzhiyun #define	  CPC0_SYS0_EXTSL				  0x00000080
109*4882a593Smuzhiyun #define	  CPC0_SYS0_RW_MASK				  0x00000060
110*4882a593Smuzhiyun #define	  CPC0_SYS0_RL					  0x00000010
111*4882a593Smuzhiyun #define	  CPC0_SYS0_ZMIISL_MASK				  0x0000000c
112*4882a593Smuzhiyun #define	  CPC0_SYS0_BYPASS				  0x00000002
113*4882a593Smuzhiyun #define	  CPC0_SYS0_NTO1				  0x00000001
114*4882a593Smuzhiyun #define DCRN_CPC0_SYS1					0x0e1
115*4882a593Smuzhiyun #define DCRN_CPC0_CUST0					0x0e2
116*4882a593Smuzhiyun #define DCRN_CPC0_CUST1					0x0e3
117*4882a593Smuzhiyun #define DCRN_CPC0_STRP0					0x0e4
118*4882a593Smuzhiyun #define DCRN_CPC0_STRP1					0x0e5
119*4882a593Smuzhiyun #define DCRN_CPC0_STRP2					0x0e6
120*4882a593Smuzhiyun #define DCRN_CPC0_STRP3					0x0e7
121*4882a593Smuzhiyun #define DCRN_CPC0_GPIO					0x0e8
122*4882a593Smuzhiyun #define DCRN_CPC0_PLB					0x0e9
123*4882a593Smuzhiyun #define DCRN_CPC0_CR1					0x0ea
124*4882a593Smuzhiyun #define DCRN_CPC0_CR0					0x0eb
125*4882a593Smuzhiyun #define	  CPC0_CR0_SWE					  0x80000000
126*4882a593Smuzhiyun #define	  CPC0_CR0_CETE					  0x40000000
127*4882a593Smuzhiyun #define	  CPC0_CR0_U1FCS				  0x20000000
128*4882a593Smuzhiyun #define	  CPC0_CR0_U0DTE				  0x10000000
129*4882a593Smuzhiyun #define	  CPC0_CR0_U0DRE				  0x08000000
130*4882a593Smuzhiyun #define	  CPC0_CR0_U0DC					  0x04000000
131*4882a593Smuzhiyun #define	  CPC0_CR0_U1DTE				  0x02000000
132*4882a593Smuzhiyun #define	  CPC0_CR0_U1DRE				  0x01000000
133*4882a593Smuzhiyun #define	  CPC0_CR0_U1DC					  0x00800000
134*4882a593Smuzhiyun #define	  CPC0_CR0_U0EC					  0x00400000
135*4882a593Smuzhiyun #define	  CPC0_CR0_U1EC					  0x00200000
136*4882a593Smuzhiyun #define	  CPC0_CR0_UDIV_MASK				  0x001f0000
137*4882a593Smuzhiyun #define	  CPC0_CR0_UDIV(reg) \
138*4882a593Smuzhiyun 		((((reg) & CPC0_CR0_UDIV_MASK) >> 16) + 1)
139*4882a593Smuzhiyun #define DCRN_CPC0_MIRQ0					0x0ec
140*4882a593Smuzhiyun #define DCRN_CPC0_MIRQ1					0x0ed
141*4882a593Smuzhiyun #define DCRN_CPC0_JTAGID				0x0ef
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define DCRN_MAL0_CFG					0x180
144*4882a593Smuzhiyun #define MAL_RESET 0x80000000
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* 440EP Clock/Power-on Reset regs */
147*4882a593Smuzhiyun #define DCRN_CPR0_ADDR	0xc
148*4882a593Smuzhiyun #define DCRN_CPR0_DATA	0xd
149*4882a593Smuzhiyun #define CPR0_PLLD0	0x60
150*4882a593Smuzhiyun #define CPR0_OPBD0	0xc0
151*4882a593Smuzhiyun #define CPR0_PERD0	0xe0
152*4882a593Smuzhiyun #define CPR0_PRIMBD0	0xa0
153*4882a593Smuzhiyun #define CPR0_SCPID	0x120
154*4882a593Smuzhiyun #define CPR0_PLLC0	0x40
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* 405GP Clocking/Power Management/Chip Control regs */
157*4882a593Smuzhiyun #define DCRN_CPC0_PLLMR 0xb0
158*4882a593Smuzhiyun #define DCRN_405_CPC0_CR0 0xb1
159*4882a593Smuzhiyun #define DCRN_405_CPC0_CR1 0xb2
160*4882a593Smuzhiyun #define DCRN_405_CPC0_PSR 0xb4
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* 405EP Clocking/Power Management/Chip Control regs */
163*4882a593Smuzhiyun #define DCRN_CPC0_PLLMR0  0xf0
164*4882a593Smuzhiyun #define DCRN_CPC0_PLLMR1  0xf4
165*4882a593Smuzhiyun #define DCRN_CPC0_UCR     0xf5
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* 440GX/405EX Clock Control reg */
168*4882a593Smuzhiyun #define DCRN_CPR0_CLKUPD				0x020
169*4882a593Smuzhiyun #define DCRN_CPR0_PLLC					0x040
170*4882a593Smuzhiyun #define DCRN_CPR0_PLLD					0x060
171*4882a593Smuzhiyun #define DCRN_CPR0_PRIMAD				0x080
172*4882a593Smuzhiyun #define DCRN_CPR0_PRIMBD				0x0a0
173*4882a593Smuzhiyun #define DCRN_CPR0_OPBD					0x0c0
174*4882a593Smuzhiyun #define DCRN_CPR0_PERD					0x0e0
175*4882a593Smuzhiyun #define DCRN_CPR0_MALD					0x100
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define DCRN_SDR0_CONFIG_ADDR 	0xe
178*4882a593Smuzhiyun #define DCRN_SDR0_CONFIG_DATA	0xf
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* SDR read/write helper macros */
181*4882a593Smuzhiyun #define SDR0_READ(offset) ({\
182*4882a593Smuzhiyun 	mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
183*4882a593Smuzhiyun 	mfdcr(DCRN_SDR0_CONFIG_DATA); })
184*4882a593Smuzhiyun #define SDR0_WRITE(offset, data) ({\
185*4882a593Smuzhiyun 	mtdcr(DCRN_SDR0_CONFIG_ADDR, offset); \
186*4882a593Smuzhiyun 	mtdcr(DCRN_SDR0_CONFIG_DATA, data); })
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define DCRN_SDR0_UART0		0x0120
189*4882a593Smuzhiyun #define DCRN_SDR0_UART1		0x0121
190*4882a593Smuzhiyun #define DCRN_SDR0_UART2		0x0122
191*4882a593Smuzhiyun #define DCRN_SDR0_UART3		0x0123
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* CPRs read/write helper macros - based off include/asm-ppc/ibm44x.h */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define DCRN_CPR0_CFGADDR				0xc
197*4882a593Smuzhiyun #define DCRN_CPR0_CFGDATA				0xd
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define CPR0_READ(offset) ({\
200*4882a593Smuzhiyun 	mtdcr(DCRN_CPR0_CFGADDR, offset); \
201*4882a593Smuzhiyun 	mfdcr(DCRN_CPR0_CFGDATA); })
202*4882a593Smuzhiyun #define CPR0_WRITE(offset, data) ({\
203*4882a593Smuzhiyun 	mtdcr(DCRN_CPR0_CFGADDR, offset); \
204*4882a593Smuzhiyun 	mtdcr(DCRN_CPR0_CFGDATA, data); })
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #endif	/* _PPC_BOOT_DCR_H_ */
209