xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/cuboot-pq2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Old U-boot compatibility for PowerQUICC II
4*4882a593Smuzhiyun  * (a.k.a. 82xx with CPM, not the 8240 family of chips)
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Scott Wood <scottwood@freescale.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Copyright (c) 2007 Freescale Semiconductor, Inc.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "ops.h"
12*4882a593Smuzhiyun #include "stdio.h"
13*4882a593Smuzhiyun #include "cuboot.h"
14*4882a593Smuzhiyun #include "io.h"
15*4882a593Smuzhiyun #include "fsl-soc.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define TARGET_CPM2
18*4882a593Smuzhiyun #define TARGET_HAS_ETH1
19*4882a593Smuzhiyun #include "ppcboot.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static bd_t bd;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct cs_range {
24*4882a593Smuzhiyun 	u32 csnum;
25*4882a593Smuzhiyun 	u32 base; /* must be zero */
26*4882a593Smuzhiyun 	u32 addr;
27*4882a593Smuzhiyun 	u32 size;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct pci_range {
31*4882a593Smuzhiyun 	u32 flags;
32*4882a593Smuzhiyun 	u32 pci_addr[2];
33*4882a593Smuzhiyun 	u32 phys_addr;
34*4882a593Smuzhiyun 	u32 size[2];
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct cs_range cs_ranges_buf[MAX_PROP_LEN / sizeof(struct cs_range)];
38*4882a593Smuzhiyun struct pci_range pci_ranges_buf[MAX_PROP_LEN / sizeof(struct pci_range)];
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* Different versions of u-boot put the BCSR in different places, and
41*4882a593Smuzhiyun  * some don't set up the PCI PIC at all, so we assume the device tree is
42*4882a593Smuzhiyun  * sane and update the BRx registers appropriately.
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * For any node defined as compatible with fsl,pq2-localbus,
45*4882a593Smuzhiyun  * #address/#size must be 2/1 for the localbus, and 1/1 for the parent bus.
46*4882a593Smuzhiyun  * Ranges must be for whole chip selects.
47*4882a593Smuzhiyun  */
update_cs_ranges(void)48*4882a593Smuzhiyun static void update_cs_ranges(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	void *bus_node, *parent_node;
51*4882a593Smuzhiyun 	u32 *ctrl_addr;
52*4882a593Smuzhiyun 	unsigned long ctrl_size;
53*4882a593Smuzhiyun 	u32 naddr, nsize;
54*4882a593Smuzhiyun 	int len;
55*4882a593Smuzhiyun 	int i;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	bus_node = finddevice("/localbus");
58*4882a593Smuzhiyun 	if (!bus_node || !dt_is_compatible(bus_node, "fsl,pq2-localbus"))
59*4882a593Smuzhiyun 		return;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	dt_get_reg_format(bus_node, &naddr, &nsize);
62*4882a593Smuzhiyun 	if (naddr != 2 || nsize != 1)
63*4882a593Smuzhiyun 		goto err;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	parent_node = get_parent(bus_node);
66*4882a593Smuzhiyun 	if (!parent_node)
67*4882a593Smuzhiyun 		goto err;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	dt_get_reg_format(parent_node, &naddr, &nsize);
70*4882a593Smuzhiyun 	if (naddr != 1 || nsize != 1)
71*4882a593Smuzhiyun 		goto err;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (!dt_xlate_reg(bus_node, 0, (unsigned long *)&ctrl_addr,
74*4882a593Smuzhiyun 	                  &ctrl_size))
75*4882a593Smuzhiyun 		goto err;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	len = getprop(bus_node, "ranges", cs_ranges_buf, sizeof(cs_ranges_buf));
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	for (i = 0; i < len / sizeof(struct cs_range); i++) {
80*4882a593Smuzhiyun 		u32 base, option;
81*4882a593Smuzhiyun 		int cs = cs_ranges_buf[i].csnum;
82*4882a593Smuzhiyun 		if (cs >= ctrl_size / 8)
83*4882a593Smuzhiyun 			goto err;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		if (cs_ranges_buf[i].base != 0)
86*4882a593Smuzhiyun 			goto err;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 		base = in_be32(&ctrl_addr[cs * 2]);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 		/* If CS is already valid, use the existing flags.
91*4882a593Smuzhiyun 		 * Otherwise, guess a sane default.
92*4882a593Smuzhiyun 		 */
93*4882a593Smuzhiyun 		if (base & 1) {
94*4882a593Smuzhiyun 			base &= 0x7fff;
95*4882a593Smuzhiyun 			option = in_be32(&ctrl_addr[cs * 2 + 1]) & 0x7fff;
96*4882a593Smuzhiyun 		} else {
97*4882a593Smuzhiyun 			base = 0x1801;
98*4882a593Smuzhiyun 			option = 0x10;
99*4882a593Smuzhiyun 		}
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		out_be32(&ctrl_addr[cs * 2], 0);
102*4882a593Smuzhiyun 		out_be32(&ctrl_addr[cs * 2 + 1],
103*4882a593Smuzhiyun 		         option | ~(cs_ranges_buf[i].size - 1));
104*4882a593Smuzhiyun 		out_be32(&ctrl_addr[cs * 2], base | cs_ranges_buf[i].addr);
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	return;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun err:
110*4882a593Smuzhiyun 	printf("Bad /localbus node\r\n");
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* Older u-boots don't set PCI up properly.  Update the hardware to match
114*4882a593Smuzhiyun  * the device tree.  The prefetch mem region and non-prefetch mem region
115*4882a593Smuzhiyun  * must be contiguous in the host bus.  As required by the PCI binding,
116*4882a593Smuzhiyun  * PCI #addr/#size must be 3/2.  The parent bus must be 1/1.  Only
117*4882a593Smuzhiyun  * 32-bit PCI is supported.  All three region types (prefetchable mem,
118*4882a593Smuzhiyun  * non-prefetchable mem, and I/O) must be present.
119*4882a593Smuzhiyun  */
fixup_pci(void)120*4882a593Smuzhiyun static void fixup_pci(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct pci_range *mem = NULL, *mmio = NULL,
123*4882a593Smuzhiyun 	                 *io = NULL, *mem_base = NULL;
124*4882a593Smuzhiyun 	u32 *pci_regs[3];
125*4882a593Smuzhiyun 	u8 *soc_regs;
126*4882a593Smuzhiyun 	int i, len;
127*4882a593Smuzhiyun 	void *node, *parent_node;
128*4882a593Smuzhiyun 	u32 naddr, nsize, mem_pow2, mem_mask;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	node = finddevice("/pci");
131*4882a593Smuzhiyun 	if (!node || !dt_is_compatible(node, "fsl,pq2-pci"))
132*4882a593Smuzhiyun 		return;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
135*4882a593Smuzhiyun 		if (!dt_xlate_reg(node, i,
136*4882a593Smuzhiyun 		                  (unsigned long *)&pci_regs[i], NULL))
137*4882a593Smuzhiyun 			goto err;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	soc_regs = (u8 *)fsl_get_immr();
140*4882a593Smuzhiyun 	if (!soc_regs)
141*4882a593Smuzhiyun 		goto unhandled;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	dt_get_reg_format(node, &naddr, &nsize);
144*4882a593Smuzhiyun 	if (naddr != 3 || nsize != 2)
145*4882a593Smuzhiyun 		goto err;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	parent_node = get_parent(node);
148*4882a593Smuzhiyun 	if (!parent_node)
149*4882a593Smuzhiyun 		goto err;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	dt_get_reg_format(parent_node, &naddr, &nsize);
152*4882a593Smuzhiyun 	if (naddr != 1 || nsize != 1)
153*4882a593Smuzhiyun 		goto unhandled;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	len = getprop(node, "ranges", pci_ranges_buf,
156*4882a593Smuzhiyun 	              sizeof(pci_ranges_buf));
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	for (i = 0; i < len / sizeof(struct pci_range); i++) {
159*4882a593Smuzhiyun 		u32 flags = pci_ranges_buf[i].flags & 0x43000000;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 		if (flags == 0x42000000)
162*4882a593Smuzhiyun 			mem = &pci_ranges_buf[i];
163*4882a593Smuzhiyun 		else if (flags == 0x02000000)
164*4882a593Smuzhiyun 			mmio = &pci_ranges_buf[i];
165*4882a593Smuzhiyun 		else if (flags == 0x01000000)
166*4882a593Smuzhiyun 			io = &pci_ranges_buf[i];
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (!mem || !mmio || !io)
170*4882a593Smuzhiyun 		goto unhandled;
171*4882a593Smuzhiyun 	if (mem->size[1] != mmio->size[1])
172*4882a593Smuzhiyun 		goto unhandled;
173*4882a593Smuzhiyun 	if (mem->size[1] & (mem->size[1] - 1))
174*4882a593Smuzhiyun 		goto unhandled;
175*4882a593Smuzhiyun 	if (io->size[1] & (io->size[1] - 1))
176*4882a593Smuzhiyun 		goto unhandled;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (mem->phys_addr + mem->size[1] == mmio->phys_addr)
179*4882a593Smuzhiyun 		mem_base = mem;
180*4882a593Smuzhiyun 	else if (mmio->phys_addr + mmio->size[1] == mem->phys_addr)
181*4882a593Smuzhiyun 		mem_base = mmio;
182*4882a593Smuzhiyun 	else
183*4882a593Smuzhiyun 		goto unhandled;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	out_be32(&pci_regs[1][0], mem_base->phys_addr | 1);
186*4882a593Smuzhiyun 	out_be32(&pci_regs[2][0], ~(mem->size[1] + mmio->size[1] - 1));
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	out_be32(&pci_regs[1][1], io->phys_addr | 1);
189*4882a593Smuzhiyun 	out_be32(&pci_regs[2][1], ~(io->size[1] - 1));
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	out_le32(&pci_regs[0][0], mem->pci_addr[1] >> 12);
192*4882a593Smuzhiyun 	out_le32(&pci_regs[0][2], mem->phys_addr >> 12);
193*4882a593Smuzhiyun 	out_le32(&pci_regs[0][4], (~(mem->size[1] - 1) >> 12) | 0xa0000000);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	out_le32(&pci_regs[0][6], mmio->pci_addr[1] >> 12);
196*4882a593Smuzhiyun 	out_le32(&pci_regs[0][8], mmio->phys_addr >> 12);
197*4882a593Smuzhiyun 	out_le32(&pci_regs[0][10], (~(mmio->size[1] - 1) >> 12) | 0x80000000);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	out_le32(&pci_regs[0][12], io->pci_addr[1] >> 12);
200*4882a593Smuzhiyun 	out_le32(&pci_regs[0][14], io->phys_addr >> 12);
201*4882a593Smuzhiyun 	out_le32(&pci_regs[0][16], (~(io->size[1] - 1) >> 12) | 0xc0000000);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* Inbound translation */
204*4882a593Smuzhiyun 	out_le32(&pci_regs[0][58], 0);
205*4882a593Smuzhiyun 	out_le32(&pci_regs[0][60], 0);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	mem_pow2 = 1 << (__ilog2_u32(bd.bi_memsize - 1) + 1);
208*4882a593Smuzhiyun 	mem_mask = ~(mem_pow2 - 1) >> 12;
209*4882a593Smuzhiyun 	out_le32(&pci_regs[0][62], 0xa0000000 | mem_mask);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* If PCI is disabled, drive RST high to enable. */
212*4882a593Smuzhiyun 	if (!(in_le32(&pci_regs[0][32]) & 1)) {
213*4882a593Smuzhiyun 		 /* Tpvrh (Power valid to RST# high) 100 ms */
214*4882a593Smuzhiyun 		udelay(100000);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		out_le32(&pci_regs[0][32], 1);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		/* Trhfa (RST# high to first cfg access) 2^25 clocks */
219*4882a593Smuzhiyun 		udelay(1020000);
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Enable bus master and memory access */
223*4882a593Smuzhiyun 	out_le32(&pci_regs[0][64], 0x80000004);
224*4882a593Smuzhiyun 	out_le32(&pci_regs[0][65], in_le32(&pci_regs[0][65]) | 6);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	/* Park the bus on PCI, and elevate PCI's arbitration priority,
227*4882a593Smuzhiyun 	 * as required by section 9.6 of the user's manual.
228*4882a593Smuzhiyun 	 */
229*4882a593Smuzhiyun 	out_8(&soc_regs[0x10028], 3);
230*4882a593Smuzhiyun 	out_be32((u32 *)&soc_regs[0x1002c], 0x01236745);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	return;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun err:
235*4882a593Smuzhiyun 	printf("Bad PCI node -- using existing firmware setup.\r\n");
236*4882a593Smuzhiyun 	return;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun unhandled:
239*4882a593Smuzhiyun 	printf("Unsupported PCI node -- using existing firmware setup.\r\n");
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
pq2_platform_fixups(void)242*4882a593Smuzhiyun static void pq2_platform_fixups(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	void *node;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	dt_fixup_memory(bd.bi_memstart, bd.bi_memsize);
247*4882a593Smuzhiyun 	dt_fixup_mac_addresses(bd.bi_enetaddr, bd.bi_enet1addr);
248*4882a593Smuzhiyun 	dt_fixup_cpu_clocks(bd.bi_intfreq, bd.bi_busfreq / 4, bd.bi_busfreq);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	node = finddevice("/soc/cpm");
251*4882a593Smuzhiyun 	if (node)
252*4882a593Smuzhiyun 		setprop(node, "clock-frequency", &bd.bi_cpmfreq, 4);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	node = finddevice("/soc/cpm/brg");
255*4882a593Smuzhiyun 	if (node)
256*4882a593Smuzhiyun 		setprop(node, "clock-frequency",  &bd.bi_brgfreq, 4);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	update_cs_ranges();
259*4882a593Smuzhiyun 	fixup_pci();
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
platform_init(unsigned long r3,unsigned long r4,unsigned long r5,unsigned long r6,unsigned long r7)262*4882a593Smuzhiyun void platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
263*4882a593Smuzhiyun                    unsigned long r6, unsigned long r7)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	CUBOOT_INIT();
266*4882a593Smuzhiyun 	fdt_init(_dtb_start);
267*4882a593Smuzhiyun 	serial_console_init();
268*4882a593Smuzhiyun 	platform_ops.fixups = pq2_platform_fixups;
269*4882a593Smuzhiyun }
270