xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/cuboot-acadia.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Old U-boot compatibility for Acadia
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Josh Boyer <jwboyer@linux.vnet.ibm.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright 2008 IBM Corporation
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "ops.h"
11*4882a593Smuzhiyun #include "io.h"
12*4882a593Smuzhiyun #include "dcr.h"
13*4882a593Smuzhiyun #include "stdio.h"
14*4882a593Smuzhiyun #include "4xx.h"
15*4882a593Smuzhiyun #include "44x.h"
16*4882a593Smuzhiyun #include "cuboot.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define TARGET_4xx
19*4882a593Smuzhiyun #include "ppcboot.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun static bd_t bd;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define CPR_PERD0_SPIDV_MASK   0x000F0000     /* SPI Clock Divider */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define PLLC_SRC_MASK	       0x20000000     /* PLL feedback source */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define PLLD_FBDV_MASK	       0x1F000000     /* PLL feedback divider value */
28*4882a593Smuzhiyun #define PLLD_FWDVA_MASK        0x000F0000     /* PLL forward divider A value */
29*4882a593Smuzhiyun #define PLLD_FWDVB_MASK        0x00000700     /* PLL forward divider B value */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define PRIMAD_CPUDV_MASK      0x0F000000     /* CPU Clock Divisor Mask */
32*4882a593Smuzhiyun #define PRIMAD_PLBDV_MASK      0x000F0000     /* PLB Clock Divisor Mask */
33*4882a593Smuzhiyun #define PRIMAD_OPBDV_MASK      0x00000F00     /* OPB Clock Divisor Mask */
34*4882a593Smuzhiyun #define PRIMAD_EBCDV_MASK      0x0000000F     /* EBC Clock Divisor Mask */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define PERD0_PWMDV_MASK       0xFF000000     /* PWM Divider Mask */
37*4882a593Smuzhiyun #define PERD0_SPIDV_MASK       0x000F0000     /* SPI Divider Mask */
38*4882a593Smuzhiyun #define PERD0_U0DV_MASK        0x0000FF00     /* UART 0 Divider Mask */
39*4882a593Smuzhiyun #define PERD0_U1DV_MASK        0x000000FF     /* UART 1 Divider Mask */
40*4882a593Smuzhiyun 
get_clocks(void)41*4882a593Smuzhiyun static void get_clocks(void)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	unsigned long sysclk, cpr_plld, cpr_pllc, cpr_primad, plloutb, i;
44*4882a593Smuzhiyun 	unsigned long pllFwdDiv, pllFwdDivB, pllFbkDiv, pllPlbDiv, pllExtBusDiv;
45*4882a593Smuzhiyun 	unsigned long pllOpbDiv, freqEBC, freqUART, freqOPB;
46*4882a593Smuzhiyun 	unsigned long div;		/* total divisor udiv * bdiv */
47*4882a593Smuzhiyun 	unsigned long umin;		/* minimum udiv	*/
48*4882a593Smuzhiyun 	unsigned short diff;		/* smallest diff */
49*4882a593Smuzhiyun 	unsigned long udiv;		/* best udiv */
50*4882a593Smuzhiyun 	unsigned short idiff;		/* current diff */
51*4882a593Smuzhiyun 	unsigned short ibdiv;		/* current bdiv */
52*4882a593Smuzhiyun 	unsigned long est;		/* current estimate */
53*4882a593Smuzhiyun 	unsigned long baud;
54*4882a593Smuzhiyun 	void *np;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* read the sysclk value from the CPLD */
57*4882a593Smuzhiyun 	sysclk = (in_8((unsigned char *)0x80000000) == 0xc) ? 66666666 : 33333000;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/*
60*4882a593Smuzhiyun 	 * Read PLL Mode registers
61*4882a593Smuzhiyun 	 */
62*4882a593Smuzhiyun 	cpr_plld = CPR0_READ(DCRN_CPR0_PLLD);
63*4882a593Smuzhiyun 	cpr_pllc = CPR0_READ(DCRN_CPR0_PLLC);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/*
66*4882a593Smuzhiyun 	 * Determine forward divider A
67*4882a593Smuzhiyun 	 */
68*4882a593Smuzhiyun 	pllFwdDiv = ((cpr_plld & PLLD_FWDVA_MASK) >> 16);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/*
71*4882a593Smuzhiyun 	 * Determine forward divider B
72*4882a593Smuzhiyun 	 */
73*4882a593Smuzhiyun 	pllFwdDivB = ((cpr_plld & PLLD_FWDVB_MASK) >> 8);
74*4882a593Smuzhiyun 	if (pllFwdDivB == 0)
75*4882a593Smuzhiyun 		pllFwdDivB = 8;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/*
78*4882a593Smuzhiyun 	 * Determine FBK_DIV.
79*4882a593Smuzhiyun 	 */
80*4882a593Smuzhiyun 	pllFbkDiv = ((cpr_plld & PLLD_FBDV_MASK) >> 24);
81*4882a593Smuzhiyun 	if (pllFbkDiv == 0)
82*4882a593Smuzhiyun 		pllFbkDiv = 256;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/*
85*4882a593Smuzhiyun 	 * Read CPR_PRIMAD register
86*4882a593Smuzhiyun 	 */
87*4882a593Smuzhiyun 	cpr_primad = CPR0_READ(DCRN_CPR0_PRIMAD);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/*
90*4882a593Smuzhiyun 	 * Determine PLB_DIV.
91*4882a593Smuzhiyun 	 */
92*4882a593Smuzhiyun 	pllPlbDiv = ((cpr_primad & PRIMAD_PLBDV_MASK) >> 16);
93*4882a593Smuzhiyun 	if (pllPlbDiv == 0)
94*4882a593Smuzhiyun 		pllPlbDiv = 16;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/*
97*4882a593Smuzhiyun 	 * Determine EXTBUS_DIV.
98*4882a593Smuzhiyun 	 */
99*4882a593Smuzhiyun 	pllExtBusDiv = (cpr_primad & PRIMAD_EBCDV_MASK);
100*4882a593Smuzhiyun 	if (pllExtBusDiv == 0)
101*4882a593Smuzhiyun 		pllExtBusDiv = 16;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/*
104*4882a593Smuzhiyun 	 * Determine OPB_DIV.
105*4882a593Smuzhiyun 	 */
106*4882a593Smuzhiyun 	pllOpbDiv = ((cpr_primad & PRIMAD_OPBDV_MASK) >> 8);
107*4882a593Smuzhiyun 	if (pllOpbDiv == 0)
108*4882a593Smuzhiyun 		pllOpbDiv = 16;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* There is a bug in U-Boot that prevents us from using
111*4882a593Smuzhiyun 	 * bd.bi_opbfreq because U-Boot doesn't populate it for
112*4882a593Smuzhiyun 	 * 405EZ.  We get to calculate it, yay!
113*4882a593Smuzhiyun 	 */
114*4882a593Smuzhiyun 	freqOPB = (sysclk *pllFbkDiv) /pllOpbDiv;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	freqEBC = (sysclk * pllFbkDiv) / pllExtBusDiv;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	plloutb = ((sysclk * ((cpr_pllc & PLLC_SRC_MASK) ?
119*4882a593Smuzhiyun 					   pllFwdDivB : pllFwdDiv) *
120*4882a593Smuzhiyun 		    pllFbkDiv) / pllFwdDivB);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	np = find_node_by_alias("serial0");
123*4882a593Smuzhiyun 	if (getprop(np, "current-speed", &baud, sizeof(baud)) != sizeof(baud))
124*4882a593Smuzhiyun 		fatal("no current-speed property\n\r");
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	udiv = 256;			/* Assume lowest possible serial clk */
127*4882a593Smuzhiyun 	div = plloutb / (16 * baud); /* total divisor */
128*4882a593Smuzhiyun 	umin = (plloutb / freqOPB) << 1;	/* 2 x OPB divisor */
129*4882a593Smuzhiyun 	diff = 256;			/* highest possible */
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* i is the test udiv value -- start with the largest
132*4882a593Smuzhiyun 	 * possible (256) to minimize serial clock and constrain
133*4882a593Smuzhiyun 	 * search to umin.
134*4882a593Smuzhiyun 	 */
135*4882a593Smuzhiyun 	for (i = 256; i > umin; i--) {
136*4882a593Smuzhiyun 		ibdiv = div / i;
137*4882a593Smuzhiyun 		est = i * ibdiv;
138*4882a593Smuzhiyun 		idiff = (est > div) ? (est-div) : (div-est);
139*4882a593Smuzhiyun 		if (idiff == 0) {
140*4882a593Smuzhiyun 			udiv = i;
141*4882a593Smuzhiyun 			break;      /* can't do better */
142*4882a593Smuzhiyun 		} else if (idiff < diff) {
143*4882a593Smuzhiyun 			udiv = i;       /* best so far */
144*4882a593Smuzhiyun 			diff = idiff;   /* update lowest diff*/
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 	freqUART = plloutb / udiv;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	dt_fixup_cpu_clocks(bd.bi_procfreq, bd.bi_intfreq, bd.bi_plb_busfreq);
150*4882a593Smuzhiyun 	dt_fixup_clock("/plb/ebc", freqEBC);
151*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb", freqOPB);
152*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600300", freqUART);
153*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600400", freqUART);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
acadia_fixups(void)156*4882a593Smuzhiyun static void acadia_fixups(void)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	dt_fixup_memory(bd.bi_memstart, bd.bi_memsize);
159*4882a593Smuzhiyun 	get_clocks();
160*4882a593Smuzhiyun 	dt_fixup_mac_address_by_alias("ethernet0", bd.bi_enetaddr);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
platform_init(unsigned long r3,unsigned long r4,unsigned long r5,unsigned long r6,unsigned long r7)163*4882a593Smuzhiyun void platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
164*4882a593Smuzhiyun 		unsigned long r6, unsigned long r7)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	CUBOOT_INIT();
167*4882a593Smuzhiyun 	platform_ops.fixups = acadia_fixups;
168*4882a593Smuzhiyun 	platform_ops.exit = ibm40x_dbcr_reset;
169*4882a593Smuzhiyun 	fdt_init(_dtb_start);
170*4882a593Smuzhiyun 	serial_console_init();
171*4882a593Smuzhiyun }
172