xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/4xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2007 David Gibson, IBM Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on earlier code:
6*4882a593Smuzhiyun  *   Matt Porter <mporter@kernel.crashing.org>
7*4882a593Smuzhiyun  *   Copyright 2002-2005 MontaVista Software Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *   Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
10*4882a593Smuzhiyun  *   Copyright (c) 2003, 2004 Zultys Technologies
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Copyright (C) 2009 Wind River Systems, Inc.
13*4882a593Smuzhiyun  *   Updated for supporting PPC405EX on Kilauea.
14*4882a593Smuzhiyun  *   Tiejun Chen <tiejun.chen@windriver.com>
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #include <stddef.h>
17*4882a593Smuzhiyun #include "types.h"
18*4882a593Smuzhiyun #include "string.h"
19*4882a593Smuzhiyun #include "stdio.h"
20*4882a593Smuzhiyun #include "ops.h"
21*4882a593Smuzhiyun #include "reg.h"
22*4882a593Smuzhiyun #include "dcr.h"
23*4882a593Smuzhiyun 
chip_11_errata(unsigned long memsize)24*4882a593Smuzhiyun static unsigned long chip_11_errata(unsigned long memsize)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	unsigned long pvr;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	pvr = mfpvr();
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	switch (pvr & 0xf0000ff0) {
31*4882a593Smuzhiyun 		case 0x40000850:
32*4882a593Smuzhiyun 		case 0x400008d0:
33*4882a593Smuzhiyun 		case 0x200008d0:
34*4882a593Smuzhiyun 			memsize -= 4096;
35*4882a593Smuzhiyun 			break;
36*4882a593Smuzhiyun 		default:
37*4882a593Smuzhiyun 			break;
38*4882a593Smuzhiyun 	}
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	return memsize;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Read the 4xx SDRAM controller to get size of system memory. */
ibm4xx_sdram_fixup_memsize(void)44*4882a593Smuzhiyun void ibm4xx_sdram_fixup_memsize(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	int i;
47*4882a593Smuzhiyun 	unsigned long memsize, bank_config;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	memsize = 0;
50*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sdram_bxcr); i++) {
51*4882a593Smuzhiyun 		bank_config = SDRAM0_READ(sdram_bxcr[i]);
52*4882a593Smuzhiyun 		if (bank_config & SDRAM_CONFIG_BANK_ENABLE)
53*4882a593Smuzhiyun 			memsize += SDRAM_CONFIG_BANK_SIZE(bank_config);
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	memsize = chip_11_errata(memsize);
57*4882a593Smuzhiyun 	dt_fixup_memory(0, memsize);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Read the 440SPe MQ controller to get size of system memory. */
61*4882a593Smuzhiyun #define DCRN_MQ0_B0BAS		0x40
62*4882a593Smuzhiyun #define DCRN_MQ0_B1BAS		0x41
63*4882a593Smuzhiyun #define DCRN_MQ0_B2BAS		0x42
64*4882a593Smuzhiyun #define DCRN_MQ0_B3BAS		0x43
65*4882a593Smuzhiyun 
ibm440spe_decode_bas(u32 bas)66*4882a593Smuzhiyun static u64 ibm440spe_decode_bas(u32 bas)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u64 base = ((u64)(bas & 0xFFE00000u)) << 2;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* open coded because I'm paranoid about invalid values */
71*4882a593Smuzhiyun 	switch ((bas >> 4) & 0xFFF) {
72*4882a593Smuzhiyun 	case 0:
73*4882a593Smuzhiyun 		return 0;
74*4882a593Smuzhiyun 	case 0xffc:
75*4882a593Smuzhiyun 		return base + 0x000800000ull;
76*4882a593Smuzhiyun 	case 0xff8:
77*4882a593Smuzhiyun 		return base + 0x001000000ull;
78*4882a593Smuzhiyun 	case 0xff0:
79*4882a593Smuzhiyun 		return base + 0x002000000ull;
80*4882a593Smuzhiyun 	case 0xfe0:
81*4882a593Smuzhiyun 		return base + 0x004000000ull;
82*4882a593Smuzhiyun 	case 0xfc0:
83*4882a593Smuzhiyun 		return base + 0x008000000ull;
84*4882a593Smuzhiyun 	case 0xf80:
85*4882a593Smuzhiyun 		return base + 0x010000000ull;
86*4882a593Smuzhiyun 	case 0xf00:
87*4882a593Smuzhiyun 		return base + 0x020000000ull;
88*4882a593Smuzhiyun 	case 0xe00:
89*4882a593Smuzhiyun 		return base + 0x040000000ull;
90*4882a593Smuzhiyun 	case 0xc00:
91*4882a593Smuzhiyun 		return base + 0x080000000ull;
92*4882a593Smuzhiyun 	case 0x800:
93*4882a593Smuzhiyun 		return base + 0x100000000ull;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 	printf("Memory BAS value 0x%08x unsupported !\n", bas);
96*4882a593Smuzhiyun 	return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
ibm440spe_fixup_memsize(void)99*4882a593Smuzhiyun void ibm440spe_fixup_memsize(void)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	u64 banktop, memsize = 0;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Ultimately, we should directly construct the memory node
104*4882a593Smuzhiyun 	 * so we are able to handle holes in the memory address space
105*4882a593Smuzhiyun 	 */
106*4882a593Smuzhiyun 	banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B0BAS));
107*4882a593Smuzhiyun 	if (banktop > memsize)
108*4882a593Smuzhiyun 		memsize = banktop;
109*4882a593Smuzhiyun 	banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B1BAS));
110*4882a593Smuzhiyun 	if (banktop > memsize)
111*4882a593Smuzhiyun 		memsize = banktop;
112*4882a593Smuzhiyun 	banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B2BAS));
113*4882a593Smuzhiyun 	if (banktop > memsize)
114*4882a593Smuzhiyun 		memsize = banktop;
115*4882a593Smuzhiyun 	banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B3BAS));
116*4882a593Smuzhiyun 	if (banktop > memsize)
117*4882a593Smuzhiyun 		memsize = banktop;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	dt_fixup_memory(0, memsize);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* 4xx DDR1/2 Denali memory controller support */
124*4882a593Smuzhiyun /* DDR0 registers */
125*4882a593Smuzhiyun #define DDR0_02			2
126*4882a593Smuzhiyun #define DDR0_08			8
127*4882a593Smuzhiyun #define DDR0_10			10
128*4882a593Smuzhiyun #define DDR0_14			14
129*4882a593Smuzhiyun #define DDR0_42			42
130*4882a593Smuzhiyun #define DDR0_43			43
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* DDR0_02 */
133*4882a593Smuzhiyun #define DDR_START		0x1
134*4882a593Smuzhiyun #define DDR_START_SHIFT		0
135*4882a593Smuzhiyun #define DDR_MAX_CS_REG		0x3
136*4882a593Smuzhiyun #define DDR_MAX_CS_REG_SHIFT	24
137*4882a593Smuzhiyun #define DDR_MAX_COL_REG		0xf
138*4882a593Smuzhiyun #define DDR_MAX_COL_REG_SHIFT	16
139*4882a593Smuzhiyun #define DDR_MAX_ROW_REG		0xf
140*4882a593Smuzhiyun #define DDR_MAX_ROW_REG_SHIFT	8
141*4882a593Smuzhiyun /* DDR0_08 */
142*4882a593Smuzhiyun #define DDR_DDR2_MODE		0x1
143*4882a593Smuzhiyun #define DDR_DDR2_MODE_SHIFT	0
144*4882a593Smuzhiyun /* DDR0_10 */
145*4882a593Smuzhiyun #define DDR_CS_MAP		0x3
146*4882a593Smuzhiyun #define DDR_CS_MAP_SHIFT	8
147*4882a593Smuzhiyun /* DDR0_14 */
148*4882a593Smuzhiyun #define DDR_REDUC		0x1
149*4882a593Smuzhiyun #define DDR_REDUC_SHIFT		16
150*4882a593Smuzhiyun /* DDR0_42 */
151*4882a593Smuzhiyun #define DDR_APIN		0x7
152*4882a593Smuzhiyun #define DDR_APIN_SHIFT		24
153*4882a593Smuzhiyun /* DDR0_43 */
154*4882a593Smuzhiyun #define DDR_COL_SZ		0x7
155*4882a593Smuzhiyun #define DDR_COL_SZ_SHIFT	8
156*4882a593Smuzhiyun #define DDR_BANK8		0x1
157*4882a593Smuzhiyun #define DDR_BANK8_SHIFT		0
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define DDR_GET_VAL(val, mask, shift)	(((val) >> (shift)) & (mask))
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun  * Some U-Boot versions set the number of chipselects to two
163*4882a593Smuzhiyun  * for Sequoia/Rainier boards while they only have one chipselect
164*4882a593Smuzhiyun  * hardwired. Hardcode the number of chipselects to one
165*4882a593Smuzhiyun  * for sequioa/rainer board models or read the actual value
166*4882a593Smuzhiyun  * from the memory controller register DDR0_10 otherwise.
167*4882a593Smuzhiyun  */
ibm4xx_denali_get_cs(void)168*4882a593Smuzhiyun static inline u32 ibm4xx_denali_get_cs(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	void *devp;
171*4882a593Smuzhiyun 	char model[64];
172*4882a593Smuzhiyun 	u32 val, cs;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	devp = finddevice("/");
175*4882a593Smuzhiyun 	if (!devp)
176*4882a593Smuzhiyun 		goto read_cs;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (getprop(devp, "model", model, sizeof(model)) <= 0)
179*4882a593Smuzhiyun 		goto read_cs;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	model[sizeof(model)-1] = 0;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (!strcmp(model, "amcc,sequoia") ||
184*4882a593Smuzhiyun 	    !strcmp(model, "amcc,rainier"))
185*4882a593Smuzhiyun 		return 1;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun read_cs:
188*4882a593Smuzhiyun 	/* get CS value */
189*4882a593Smuzhiyun 	val = SDRAM0_READ(DDR0_10);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	val = DDR_GET_VAL(val, DDR_CS_MAP, DDR_CS_MAP_SHIFT);
192*4882a593Smuzhiyun 	cs = 0;
193*4882a593Smuzhiyun 	while (val) {
194*4882a593Smuzhiyun 		if (val & 0x1)
195*4882a593Smuzhiyun 			cs++;
196*4882a593Smuzhiyun 		val = val >> 1;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 	return cs;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
ibm4xx_denali_fixup_memsize(void)201*4882a593Smuzhiyun void ibm4xx_denali_fixup_memsize(void)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	u32 val, max_cs, max_col, max_row;
204*4882a593Smuzhiyun 	u32 cs, col, row, bank, dpath;
205*4882a593Smuzhiyun 	unsigned long memsize;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	val = SDRAM0_READ(DDR0_02);
208*4882a593Smuzhiyun 	if (!DDR_GET_VAL(val, DDR_START, DDR_START_SHIFT))
209*4882a593Smuzhiyun 		fatal("DDR controller is not initialized\n");
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* get maximum cs col and row values */
212*4882a593Smuzhiyun 	max_cs  = DDR_GET_VAL(val, DDR_MAX_CS_REG, DDR_MAX_CS_REG_SHIFT);
213*4882a593Smuzhiyun 	max_col = DDR_GET_VAL(val, DDR_MAX_COL_REG, DDR_MAX_COL_REG_SHIFT);
214*4882a593Smuzhiyun 	max_row = DDR_GET_VAL(val, DDR_MAX_ROW_REG, DDR_MAX_ROW_REG_SHIFT);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	cs = ibm4xx_denali_get_cs();
217*4882a593Smuzhiyun 	if (!cs)
218*4882a593Smuzhiyun 		fatal("No memory installed\n");
219*4882a593Smuzhiyun 	if (cs > max_cs)
220*4882a593Smuzhiyun 		fatal("DDR wrong CS configuration\n");
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* get data path bytes */
223*4882a593Smuzhiyun 	val = SDRAM0_READ(DDR0_14);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	if (DDR_GET_VAL(val, DDR_REDUC, DDR_REDUC_SHIFT))
226*4882a593Smuzhiyun 		dpath = 4; /* 32 bits */
227*4882a593Smuzhiyun 	else
228*4882a593Smuzhiyun 		dpath = 8; /* 64 bits */
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* get address pins (rows) */
231*4882a593Smuzhiyun 	val = SDRAM0_READ(DDR0_42);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	row = DDR_GET_VAL(val, DDR_APIN, DDR_APIN_SHIFT);
234*4882a593Smuzhiyun 	if (row > max_row)
235*4882a593Smuzhiyun 		fatal("DDR wrong APIN configuration\n");
236*4882a593Smuzhiyun 	row = max_row - row;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* get collomn size and banks */
239*4882a593Smuzhiyun 	val = SDRAM0_READ(DDR0_43);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	col = DDR_GET_VAL(val, DDR_COL_SZ, DDR_COL_SZ_SHIFT);
242*4882a593Smuzhiyun 	if (col > max_col)
243*4882a593Smuzhiyun 		fatal("DDR wrong COL configuration\n");
244*4882a593Smuzhiyun 	col = max_col - col;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (DDR_GET_VAL(val, DDR_BANK8, DDR_BANK8_SHIFT))
247*4882a593Smuzhiyun 		bank = 8; /* 8 banks */
248*4882a593Smuzhiyun 	else
249*4882a593Smuzhiyun 		bank = 4; /* 4 banks */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	memsize = cs * (1 << (col+row)) * bank * dpath;
252*4882a593Smuzhiyun 	memsize = chip_11_errata(memsize);
253*4882a593Smuzhiyun 	dt_fixup_memory(0, memsize);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #define SPRN_DBCR0_40X 0x3F2
257*4882a593Smuzhiyun #define SPRN_DBCR0_44X 0x134
258*4882a593Smuzhiyun #define DBCR0_RST_SYSTEM 0x30000000
259*4882a593Smuzhiyun 
ibm44x_dbcr_reset(void)260*4882a593Smuzhiyun void ibm44x_dbcr_reset(void)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	unsigned long tmp;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	asm volatile (
265*4882a593Smuzhiyun 		"mfspr	%0,%1\n"
266*4882a593Smuzhiyun 		"oris	%0,%0,%2@h\n"
267*4882a593Smuzhiyun 		"mtspr	%1,%0"
268*4882a593Smuzhiyun 		: "=&r"(tmp) : "i"(SPRN_DBCR0_44X), "i"(DBCR0_RST_SYSTEM)
269*4882a593Smuzhiyun 		);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
ibm40x_dbcr_reset(void)273*4882a593Smuzhiyun void ibm40x_dbcr_reset(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	unsigned long tmp;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	asm volatile (
278*4882a593Smuzhiyun 		"mfspr	%0,%1\n"
279*4882a593Smuzhiyun 		"oris	%0,%0,%2@h\n"
280*4882a593Smuzhiyun 		"mtspr	%1,%0"
281*4882a593Smuzhiyun 		: "=&r"(tmp) : "i"(SPRN_DBCR0_40X), "i"(DBCR0_RST_SYSTEM)
282*4882a593Smuzhiyun 		);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define EMAC_RESET 0x20000000
ibm4xx_quiesce_eth(u32 * emac0,u32 * emac1)286*4882a593Smuzhiyun void ibm4xx_quiesce_eth(u32 *emac0, u32 *emac1)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	/* Quiesce the MAL and EMAC(s) since PIBS/OpenBIOS don't
289*4882a593Smuzhiyun 	 * do this for us
290*4882a593Smuzhiyun 	 */
291*4882a593Smuzhiyun 	if (emac0)
292*4882a593Smuzhiyun 		*emac0 = EMAC_RESET;
293*4882a593Smuzhiyun 	if (emac1)
294*4882a593Smuzhiyun 		*emac1 = EMAC_RESET;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	mtdcr(DCRN_MAL0_CFG, MAL_RESET);
297*4882a593Smuzhiyun 	while (mfdcr(DCRN_MAL0_CFG) & MAL_RESET)
298*4882a593Smuzhiyun 		; /* loop until reset takes effect */
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Read 4xx EBC bus bridge registers to get mappings of the peripheral
302*4882a593Smuzhiyun  * banks into the OPB address space */
ibm4xx_fixup_ebc_ranges(const char * ebc)303*4882a593Smuzhiyun void ibm4xx_fixup_ebc_ranges(const char *ebc)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	void *devp;
306*4882a593Smuzhiyun 	u32 bxcr;
307*4882a593Smuzhiyun 	u32 ranges[EBC_NUM_BANKS*4];
308*4882a593Smuzhiyun 	u32 *p = ranges;
309*4882a593Smuzhiyun 	int i;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	for (i = 0; i < EBC_NUM_BANKS; i++) {
312*4882a593Smuzhiyun 		mtdcr(DCRN_EBC0_CFGADDR, EBC_BXCR(i));
313*4882a593Smuzhiyun 		bxcr = mfdcr(DCRN_EBC0_CFGDATA);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 		if ((bxcr & EBC_BXCR_BU) != EBC_BXCR_BU_OFF) {
316*4882a593Smuzhiyun 			*p++ = i;
317*4882a593Smuzhiyun 			*p++ = 0;
318*4882a593Smuzhiyun 			*p++ = bxcr & EBC_BXCR_BAS;
319*4882a593Smuzhiyun 			*p++ = EBC_BXCR_BANK_SIZE(bxcr);
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	devp = finddevice(ebc);
324*4882a593Smuzhiyun 	if (! devp)
325*4882a593Smuzhiyun 		fatal("Couldn't locate EBC node %s\n\r", ebc);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	setprop(devp, "ranges", ranges, (p - ranges) * sizeof(u32));
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* Calculate 440GP clocks */
ibm440gp_fixup_clocks(unsigned int sys_clk,unsigned int ser_clk)331*4882a593Smuzhiyun void ibm440gp_fixup_clocks(unsigned int sys_clk, unsigned int ser_clk)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	u32 sys0 = mfdcr(DCRN_CPC0_SYS0);
334*4882a593Smuzhiyun 	u32 cr0 = mfdcr(DCRN_CPC0_CR0);
335*4882a593Smuzhiyun 	u32 cpu, plb, opb, ebc, tb, uart0, uart1, m;
336*4882a593Smuzhiyun 	u32 opdv = CPC0_SYS0_OPDV(sys0);
337*4882a593Smuzhiyun 	u32 epdv = CPC0_SYS0_EPDV(sys0);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (sys0 & CPC0_SYS0_BYPASS) {
340*4882a593Smuzhiyun 		/* Bypass system PLL */
341*4882a593Smuzhiyun 		cpu = plb = sys_clk;
342*4882a593Smuzhiyun 	} else {
343*4882a593Smuzhiyun 		if (sys0 & CPC0_SYS0_EXTSL)
344*4882a593Smuzhiyun 			/* PerClk */
345*4882a593Smuzhiyun 			m = CPC0_SYS0_FWDVB(sys0) * opdv * epdv;
346*4882a593Smuzhiyun 		else
347*4882a593Smuzhiyun 			/* CPU clock */
348*4882a593Smuzhiyun 			m = CPC0_SYS0_FBDV(sys0) * CPC0_SYS0_FWDVA(sys0);
349*4882a593Smuzhiyun 		cpu = sys_clk * m / CPC0_SYS0_FWDVA(sys0);
350*4882a593Smuzhiyun 		plb = sys_clk * m / CPC0_SYS0_FWDVB(sys0);
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	opb = plb / opdv;
354*4882a593Smuzhiyun 	ebc = opb / epdv;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* FIXME: Check if this is for all 440GP, or just Ebony */
357*4882a593Smuzhiyun 	if ((mfpvr() & 0xf0000fff) == 0x40000440)
358*4882a593Smuzhiyun 		/* Rev. B 440GP, use external system clock */
359*4882a593Smuzhiyun 		tb = sys_clk;
360*4882a593Smuzhiyun 	else
361*4882a593Smuzhiyun 		/* Rev. C 440GP, errata force us to use internal clock */
362*4882a593Smuzhiyun 		tb = cpu;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (cr0 & CPC0_CR0_U0EC)
365*4882a593Smuzhiyun 		/* External UART clock */
366*4882a593Smuzhiyun 		uart0 = ser_clk;
367*4882a593Smuzhiyun 	else
368*4882a593Smuzhiyun 		/* Internal UART clock */
369*4882a593Smuzhiyun 		uart0 = plb / CPC0_CR0_UDIV(cr0);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	if (cr0 & CPC0_CR0_U1EC)
372*4882a593Smuzhiyun 		/* External UART clock */
373*4882a593Smuzhiyun 		uart1 = ser_clk;
374*4882a593Smuzhiyun 	else
375*4882a593Smuzhiyun 		/* Internal UART clock */
376*4882a593Smuzhiyun 		uart1 = plb / CPC0_CR0_UDIV(cr0);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	printf("PPC440GP: SysClk = %dMHz (%x)\n\r",
379*4882a593Smuzhiyun 	       (sys_clk + 500000) / 1000000, sys_clk);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	dt_fixup_cpu_clocks(cpu, tb, 0);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	dt_fixup_clock("/plb", plb);
384*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb", opb);
385*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/ebc", ebc);
386*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@40000200", uart0);
387*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@40000300", uart1);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define SPRN_CCR1 0x378
391*4882a593Smuzhiyun 
__fix_zero(u32 v,u32 def)392*4882a593Smuzhiyun static inline u32 __fix_zero(u32 v, u32 def)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun 	return v ? v : def;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
__ibm440eplike_fixup_clocks(unsigned int sys_clk,unsigned int tmr_clk,int per_clk_from_opb)397*4882a593Smuzhiyun static unsigned int __ibm440eplike_fixup_clocks(unsigned int sys_clk,
398*4882a593Smuzhiyun 						unsigned int tmr_clk,
399*4882a593Smuzhiyun 						int per_clk_from_opb)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	/* PLL config */
402*4882a593Smuzhiyun 	u32 pllc  = CPR0_READ(DCRN_CPR0_PLLC);
403*4882a593Smuzhiyun 	u32 plld  = CPR0_READ(DCRN_CPR0_PLLD);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* Dividers */
406*4882a593Smuzhiyun 	u32 fbdv   = __fix_zero((plld >> 24) & 0x1f, 32);
407*4882a593Smuzhiyun 	u32 fwdva  = __fix_zero((plld >> 16) & 0xf, 16);
408*4882a593Smuzhiyun 	u32 fwdvb  = __fix_zero((plld >> 8) & 7, 8);
409*4882a593Smuzhiyun 	u32 lfbdv  = __fix_zero(plld & 0x3f, 64);
410*4882a593Smuzhiyun 	u32 pradv0 = __fix_zero((CPR0_READ(DCRN_CPR0_PRIMAD) >> 24) & 7, 8);
411*4882a593Smuzhiyun 	u32 prbdv0 = __fix_zero((CPR0_READ(DCRN_CPR0_PRIMBD) >> 24) & 7, 8);
412*4882a593Smuzhiyun 	u32 opbdv0 = __fix_zero((CPR0_READ(DCRN_CPR0_OPBD) >> 24) & 3, 4);
413*4882a593Smuzhiyun 	u32 perdv0 = __fix_zero((CPR0_READ(DCRN_CPR0_PERD) >> 24) & 3, 4);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Input clocks for primary dividers */
416*4882a593Smuzhiyun 	u32 clk_a, clk_b;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* Resulting clocks */
419*4882a593Smuzhiyun 	u32 cpu, plb, opb, ebc, vco;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* Timebase */
422*4882a593Smuzhiyun 	u32 ccr1, tb = tmr_clk;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (pllc & 0x40000000) {
425*4882a593Smuzhiyun 		u32 m;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		/* Feedback path */
428*4882a593Smuzhiyun 		switch ((pllc >> 24) & 7) {
429*4882a593Smuzhiyun 		case 0:
430*4882a593Smuzhiyun 			/* PLLOUTx */
431*4882a593Smuzhiyun 			m = ((pllc & 0x20000000) ? fwdvb : fwdva) * lfbdv;
432*4882a593Smuzhiyun 			break;
433*4882a593Smuzhiyun 		case 1:
434*4882a593Smuzhiyun 			/* CPU */
435*4882a593Smuzhiyun 			m = fwdva * pradv0;
436*4882a593Smuzhiyun 			break;
437*4882a593Smuzhiyun 		case 5:
438*4882a593Smuzhiyun 			/* PERClk */
439*4882a593Smuzhiyun 			m = fwdvb * prbdv0 * opbdv0 * perdv0;
440*4882a593Smuzhiyun 			break;
441*4882a593Smuzhiyun 		default:
442*4882a593Smuzhiyun 			printf("WARNING ! Invalid PLL feedback source !\n");
443*4882a593Smuzhiyun 			goto bypass;
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 		m *= fbdv;
446*4882a593Smuzhiyun 		vco = sys_clk * m;
447*4882a593Smuzhiyun 		clk_a = vco / fwdva;
448*4882a593Smuzhiyun 		clk_b = vco / fwdvb;
449*4882a593Smuzhiyun 	} else {
450*4882a593Smuzhiyun bypass:
451*4882a593Smuzhiyun 		/* Bypass system PLL */
452*4882a593Smuzhiyun 		vco = 0;
453*4882a593Smuzhiyun 		clk_a = clk_b = sys_clk;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	cpu = clk_a / pradv0;
457*4882a593Smuzhiyun 	plb = clk_b / prbdv0;
458*4882a593Smuzhiyun 	opb = plb / opbdv0;
459*4882a593Smuzhiyun 	ebc = (per_clk_from_opb ? opb : plb) / perdv0;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* Figure out timebase.  Either CPU or default TmrClk */
462*4882a593Smuzhiyun 	ccr1 = mfspr(SPRN_CCR1);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* If passed a 0 tmr_clk, force CPU clock */
465*4882a593Smuzhiyun 	if (tb == 0) {
466*4882a593Smuzhiyun 		ccr1 &= ~0x80u;
467*4882a593Smuzhiyun 		mtspr(SPRN_CCR1, ccr1);
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 	if ((ccr1 & 0x0080) == 0)
470*4882a593Smuzhiyun 		tb = cpu;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	dt_fixup_cpu_clocks(cpu, tb, 0);
473*4882a593Smuzhiyun 	dt_fixup_clock("/plb", plb);
474*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb", opb);
475*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/ebc", ebc);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	return plb;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
eplike_fixup_uart_clk(int index,const char * path,unsigned int ser_clk,unsigned int plb_clk)480*4882a593Smuzhiyun static void eplike_fixup_uart_clk(int index, const char *path,
481*4882a593Smuzhiyun 				  unsigned int ser_clk,
482*4882a593Smuzhiyun 				  unsigned int plb_clk)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	unsigned int sdr;
485*4882a593Smuzhiyun 	unsigned int clock;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	switch (index) {
488*4882a593Smuzhiyun 	case 0:
489*4882a593Smuzhiyun 		sdr = SDR0_READ(DCRN_SDR0_UART0);
490*4882a593Smuzhiyun 		break;
491*4882a593Smuzhiyun 	case 1:
492*4882a593Smuzhiyun 		sdr = SDR0_READ(DCRN_SDR0_UART1);
493*4882a593Smuzhiyun 		break;
494*4882a593Smuzhiyun 	case 2:
495*4882a593Smuzhiyun 		sdr = SDR0_READ(DCRN_SDR0_UART2);
496*4882a593Smuzhiyun 		break;
497*4882a593Smuzhiyun 	case 3:
498*4882a593Smuzhiyun 		sdr = SDR0_READ(DCRN_SDR0_UART3);
499*4882a593Smuzhiyun 		break;
500*4882a593Smuzhiyun 	default:
501*4882a593Smuzhiyun 		return;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (sdr & 0x00800000u)
505*4882a593Smuzhiyun 		clock = ser_clk;
506*4882a593Smuzhiyun 	else
507*4882a593Smuzhiyun 		clock = plb_clk / __fix_zero(sdr & 0xff, 256);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	dt_fixup_clock(path, clock);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
ibm440ep_fixup_clocks(unsigned int sys_clk,unsigned int ser_clk,unsigned int tmr_clk)512*4882a593Smuzhiyun void ibm440ep_fixup_clocks(unsigned int sys_clk,
513*4882a593Smuzhiyun 			   unsigned int ser_clk,
514*4882a593Smuzhiyun 			   unsigned int tmr_clk)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	unsigned int plb_clk = __ibm440eplike_fixup_clocks(sys_clk, tmr_clk, 0);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* serial clocks need fixup based on int/ext */
519*4882a593Smuzhiyun 	eplike_fixup_uart_clk(0, "/plb/opb/serial@ef600300", ser_clk, plb_clk);
520*4882a593Smuzhiyun 	eplike_fixup_uart_clk(1, "/plb/opb/serial@ef600400", ser_clk, plb_clk);
521*4882a593Smuzhiyun 	eplike_fixup_uart_clk(2, "/plb/opb/serial@ef600500", ser_clk, plb_clk);
522*4882a593Smuzhiyun 	eplike_fixup_uart_clk(3, "/plb/opb/serial@ef600600", ser_clk, plb_clk);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
ibm440gx_fixup_clocks(unsigned int sys_clk,unsigned int ser_clk,unsigned int tmr_clk)525*4882a593Smuzhiyun void ibm440gx_fixup_clocks(unsigned int sys_clk,
526*4882a593Smuzhiyun 			   unsigned int ser_clk,
527*4882a593Smuzhiyun 			   unsigned int tmr_clk)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	unsigned int plb_clk = __ibm440eplike_fixup_clocks(sys_clk, tmr_clk, 1);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	/* serial clocks need fixup based on int/ext */
532*4882a593Smuzhiyun 	eplike_fixup_uart_clk(0, "/plb/opb/serial@40000200", ser_clk, plb_clk);
533*4882a593Smuzhiyun 	eplike_fixup_uart_clk(1, "/plb/opb/serial@40000300", ser_clk, plb_clk);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
ibm440spe_fixup_clocks(unsigned int sys_clk,unsigned int ser_clk,unsigned int tmr_clk)536*4882a593Smuzhiyun void ibm440spe_fixup_clocks(unsigned int sys_clk,
537*4882a593Smuzhiyun 			    unsigned int ser_clk,
538*4882a593Smuzhiyun 			    unsigned int tmr_clk)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	unsigned int plb_clk = __ibm440eplike_fixup_clocks(sys_clk, tmr_clk, 1);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* serial clocks need fixup based on int/ext */
543*4882a593Smuzhiyun 	eplike_fixup_uart_clk(0, "/plb/opb/serial@f0000200", ser_clk, plb_clk);
544*4882a593Smuzhiyun 	eplike_fixup_uart_clk(1, "/plb/opb/serial@f0000300", ser_clk, plb_clk);
545*4882a593Smuzhiyun 	eplike_fixup_uart_clk(2, "/plb/opb/serial@f0000600", ser_clk, plb_clk);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
ibm405gp_fixup_clocks(unsigned int sys_clk,unsigned int ser_clk)548*4882a593Smuzhiyun void ibm405gp_fixup_clocks(unsigned int sys_clk, unsigned int ser_clk)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	u32 pllmr = mfdcr(DCRN_CPC0_PLLMR);
551*4882a593Smuzhiyun 	u32 cpc0_cr0 = mfdcr(DCRN_405_CPC0_CR0);
552*4882a593Smuzhiyun 	u32 cpc0_cr1 = mfdcr(DCRN_405_CPC0_CR1);
553*4882a593Smuzhiyun 	u32 psr = mfdcr(DCRN_405_CPC0_PSR);
554*4882a593Smuzhiyun 	u32 cpu, plb, opb, ebc, tb, uart0, uart1, m;
555*4882a593Smuzhiyun 	u32 fwdv, fwdvb, fbdv, cbdv, opdv, epdv, ppdv, udiv;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	fwdv = (8 - ((pllmr & 0xe0000000) >> 29));
558*4882a593Smuzhiyun 	fbdv = (pllmr & 0x1e000000) >> 25;
559*4882a593Smuzhiyun 	if (fbdv == 0)
560*4882a593Smuzhiyun 		fbdv = 16;
561*4882a593Smuzhiyun 	cbdv = ((pllmr & 0x00060000) >> 17) + 1; /* CPU:PLB */
562*4882a593Smuzhiyun 	opdv = ((pllmr & 0x00018000) >> 15) + 1; /* PLB:OPB */
563*4882a593Smuzhiyun 	ppdv = ((pllmr & 0x00006000) >> 13) + 1; /* PLB:PCI */
564*4882a593Smuzhiyun 	epdv = ((pllmr & 0x00001800) >> 11) + 2; /* PLB:EBC */
565*4882a593Smuzhiyun 	udiv = ((cpc0_cr0 & 0x3e) >> 1) + 1;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	/* check for 405GPr */
568*4882a593Smuzhiyun 	if ((mfpvr() & 0xfffffff0) == (0x50910951 & 0xfffffff0)) {
569*4882a593Smuzhiyun 		fwdvb = 8 - (pllmr & 0x00000007);
570*4882a593Smuzhiyun 		if (!(psr & 0x00001000)) /* PCI async mode enable == 0 */
571*4882a593Smuzhiyun 			if (psr & 0x00000020) /* New mode enable */
572*4882a593Smuzhiyun 				m = fwdvb * 2 * ppdv;
573*4882a593Smuzhiyun 			else
574*4882a593Smuzhiyun 				m = fwdvb * cbdv * ppdv;
575*4882a593Smuzhiyun 		else if (psr & 0x00000020) /* New mode enable */
576*4882a593Smuzhiyun 			if (psr & 0x00000800) /* PerClk synch mode */
577*4882a593Smuzhiyun 				m = fwdvb * 2 * epdv;
578*4882a593Smuzhiyun 			else
579*4882a593Smuzhiyun 				m = fbdv * fwdv;
580*4882a593Smuzhiyun 		else if (epdv == fbdv)
581*4882a593Smuzhiyun 			m = fbdv * cbdv * epdv;
582*4882a593Smuzhiyun 		else
583*4882a593Smuzhiyun 			m = fbdv * fwdvb * cbdv;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		cpu = sys_clk * m / fwdv;
586*4882a593Smuzhiyun 		plb = sys_clk * m / (fwdvb * cbdv);
587*4882a593Smuzhiyun 	} else {
588*4882a593Smuzhiyun 		m = fwdv * fbdv * cbdv;
589*4882a593Smuzhiyun 		cpu = sys_clk * m / fwdv;
590*4882a593Smuzhiyun 		plb = cpu / cbdv;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 	opb = plb / opdv;
593*4882a593Smuzhiyun 	ebc = plb / epdv;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if (cpc0_cr0 & 0x80)
596*4882a593Smuzhiyun 		/* uart0 uses the external clock */
597*4882a593Smuzhiyun 		uart0 = ser_clk;
598*4882a593Smuzhiyun 	else
599*4882a593Smuzhiyun 		uart0 = cpu / udiv;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (cpc0_cr0 & 0x40)
602*4882a593Smuzhiyun 		/* uart1 uses the external clock */
603*4882a593Smuzhiyun 		uart1 = ser_clk;
604*4882a593Smuzhiyun 	else
605*4882a593Smuzhiyun 		uart1 = cpu / udiv;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* setup the timebase clock to tick at the cpu frequency */
608*4882a593Smuzhiyun 	cpc0_cr1 = cpc0_cr1 & ~0x00800000;
609*4882a593Smuzhiyun 	mtdcr(DCRN_405_CPC0_CR1, cpc0_cr1);
610*4882a593Smuzhiyun 	tb = cpu;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	dt_fixup_cpu_clocks(cpu, tb, 0);
613*4882a593Smuzhiyun 	dt_fixup_clock("/plb", plb);
614*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb", opb);
615*4882a593Smuzhiyun 	dt_fixup_clock("/plb/ebc", ebc);
616*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600300", uart0);
617*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600400", uart1);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 
ibm405ep_fixup_clocks(unsigned int sys_clk)621*4882a593Smuzhiyun void ibm405ep_fixup_clocks(unsigned int sys_clk)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	u32 pllmr0 = mfdcr(DCRN_CPC0_PLLMR0);
624*4882a593Smuzhiyun 	u32 pllmr1 = mfdcr(DCRN_CPC0_PLLMR1);
625*4882a593Smuzhiyun 	u32 cpc0_ucr = mfdcr(DCRN_CPC0_UCR);
626*4882a593Smuzhiyun 	u32 cpu, plb, opb, ebc, uart0, uart1;
627*4882a593Smuzhiyun 	u32 fwdva, fwdvb, fbdv, cbdv, opdv, epdv;
628*4882a593Smuzhiyun 	u32 pllmr0_ccdv, tb, m;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	fwdva = 8 - ((pllmr1 & 0x00070000) >> 16);
631*4882a593Smuzhiyun 	fwdvb = 8 - ((pllmr1 & 0x00007000) >> 12);
632*4882a593Smuzhiyun 	fbdv = (pllmr1 & 0x00f00000) >> 20;
633*4882a593Smuzhiyun 	if (fbdv == 0)
634*4882a593Smuzhiyun 		fbdv = 16;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	cbdv = ((pllmr0 & 0x00030000) >> 16) + 1; /* CPU:PLB */
637*4882a593Smuzhiyun 	epdv = ((pllmr0 & 0x00000300) >> 8) + 2;  /* PLB:EBC */
638*4882a593Smuzhiyun 	opdv = ((pllmr0 & 0x00003000) >> 12) + 1; /* PLB:OPB */
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	m = fbdv * fwdvb;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	pllmr0_ccdv = ((pllmr0 & 0x00300000) >> 20) + 1;
643*4882a593Smuzhiyun 	if (pllmr1 & 0x80000000)
644*4882a593Smuzhiyun 		cpu = sys_clk * m / (fwdva * pllmr0_ccdv);
645*4882a593Smuzhiyun 	else
646*4882a593Smuzhiyun 		cpu = sys_clk / pllmr0_ccdv;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	plb = cpu / cbdv;
649*4882a593Smuzhiyun 	opb = plb / opdv;
650*4882a593Smuzhiyun 	ebc = plb / epdv;
651*4882a593Smuzhiyun 	tb = cpu;
652*4882a593Smuzhiyun 	uart0 = cpu / (cpc0_ucr & 0x0000007f);
653*4882a593Smuzhiyun 	uart1 = cpu / ((cpc0_ucr & 0x00007f00) >> 8);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	dt_fixup_cpu_clocks(cpu, tb, 0);
656*4882a593Smuzhiyun 	dt_fixup_clock("/plb", plb);
657*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb", opb);
658*4882a593Smuzhiyun 	dt_fixup_clock("/plb/ebc", ebc);
659*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600300", uart0);
660*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600400", uart1);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun static u8 ibm405ex_fwdv_multi_bits[] = {
664*4882a593Smuzhiyun 	/* values for:  1 - 16 */
665*4882a593Smuzhiyun 	0x01, 0x02, 0x0e, 0x09, 0x04, 0x0b, 0x10, 0x0d, 0x0c, 0x05,
666*4882a593Smuzhiyun 	0x06, 0x0f, 0x0a, 0x07, 0x08, 0x03
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun 
ibm405ex_get_fwdva(unsigned long cpr_fwdv)669*4882a593Smuzhiyun u32 ibm405ex_get_fwdva(unsigned long cpr_fwdv)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	u32 index;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	for (index = 0; index < ARRAY_SIZE(ibm405ex_fwdv_multi_bits); index++)
674*4882a593Smuzhiyun 		if (cpr_fwdv == (u32)ibm405ex_fwdv_multi_bits[index])
675*4882a593Smuzhiyun 			return index + 1;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun static u8 ibm405ex_fbdv_multi_bits[] = {
681*4882a593Smuzhiyun 	/* values for:  1 - 100 */
682*4882a593Smuzhiyun 	0x00, 0xff, 0x7e, 0xfd, 0x7a, 0xf5, 0x6a, 0xd5, 0x2a, 0xd4,
683*4882a593Smuzhiyun 	0x29, 0xd3, 0x26, 0xcc, 0x19, 0xb3, 0x67, 0xce, 0x1d, 0xbb,
684*4882a593Smuzhiyun 	0x77, 0xee, 0x5d, 0xba, 0x74, 0xe9, 0x52, 0xa5, 0x4b, 0x96,
685*4882a593Smuzhiyun 	0x2c, 0xd8, 0x31, 0xe3, 0x46, 0x8d, 0x1b, 0xb7, 0x6f, 0xde,
686*4882a593Smuzhiyun 	0x3d, 0xfb, 0x76, 0xed, 0x5a, 0xb5, 0x6b, 0xd6, 0x2d, 0xdb,
687*4882a593Smuzhiyun 	0x36, 0xec, 0x59, 0xb2, 0x64, 0xc9, 0x12, 0xa4, 0x48, 0x91,
688*4882a593Smuzhiyun 	0x23, 0xc7, 0x0e, 0x9c, 0x38, 0xf0, 0x61, 0xc2, 0x05, 0x8b,
689*4882a593Smuzhiyun 	0x17, 0xaf, 0x5f, 0xbe, 0x7c, 0xf9, 0x72, 0xe5, 0x4a, 0x95,
690*4882a593Smuzhiyun 	0x2b, 0xd7, 0x2e, 0xdc, 0x39, 0xf3, 0x66, 0xcd, 0x1a, 0xb4,
691*4882a593Smuzhiyun 	0x68, 0xd1, 0x22, 0xc4, 0x09, 0x93, 0x27, 0xcf, 0x1e, 0xbc,
692*4882a593Smuzhiyun 	/* values for:  101 - 200 */
693*4882a593Smuzhiyun 	0x78, 0xf1, 0x62, 0xc5, 0x0a, 0x94, 0x28, 0xd0, 0x21, 0xc3,
694*4882a593Smuzhiyun 	0x06, 0x8c, 0x18, 0xb0, 0x60, 0xc1, 0x02, 0x84, 0x08, 0x90,
695*4882a593Smuzhiyun 	0x20, 0xc0, 0x01, 0x83, 0x07, 0x8f, 0x1f, 0xbf, 0x7f, 0xfe,
696*4882a593Smuzhiyun 	0x7d, 0xfa, 0x75, 0xea, 0x55, 0xaa, 0x54, 0xa9, 0x53, 0xa6,
697*4882a593Smuzhiyun 	0x4c, 0x99, 0x33, 0xe7, 0x4e, 0x9d, 0x3b, 0xf7, 0x6e, 0xdd,
698*4882a593Smuzhiyun 	0x3a, 0xf4, 0x69, 0xd2, 0x25, 0xcb, 0x16, 0xac, 0x58, 0xb1,
699*4882a593Smuzhiyun 	0x63, 0xc6, 0x0d, 0x9b, 0x37, 0xef, 0x5e, 0xbd, 0x7b, 0xf6,
700*4882a593Smuzhiyun 	0x6d, 0xda, 0x35, 0xeb, 0x56, 0xad, 0x5b, 0xb6, 0x6c, 0xd9,
701*4882a593Smuzhiyun 	0x32, 0xe4, 0x49, 0x92, 0x24, 0xc8, 0x11, 0xa3, 0x47, 0x8e,
702*4882a593Smuzhiyun 	0x1c, 0xb8, 0x70, 0xe1, 0x42, 0x85, 0x0b, 0x97, 0x2f, 0xdf,
703*4882a593Smuzhiyun 	/* values for:  201 - 255 */
704*4882a593Smuzhiyun 	0x3e, 0xfc, 0x79, 0xf2, 0x65, 0xca, 0x15, 0xab, 0x57, 0xae,
705*4882a593Smuzhiyun 	0x5c, 0xb9, 0x73, 0xe6, 0x4d, 0x9a, 0x34, 0xe8, 0x51, 0xa2,
706*4882a593Smuzhiyun 	0x44, 0x89, 0x13, 0xa7, 0x4f, 0x9e, 0x3c, 0xf8, 0x71, 0xe2,
707*4882a593Smuzhiyun 	0x45, 0x8a, 0x14, 0xa8, 0x50, 0xa1, 0x43, 0x86, 0x0c, 0x98,
708*4882a593Smuzhiyun 	0x30, 0xe0, 0x41, 0x82, 0x04, 0x88, 0x10, 0xa0, 0x40, 0x81,
709*4882a593Smuzhiyun 	0x03, 0x87, 0x0f, 0x9f, 0x3f  /* END */
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
ibm405ex_get_fbdv(unsigned long cpr_fbdv)712*4882a593Smuzhiyun u32 ibm405ex_get_fbdv(unsigned long cpr_fbdv)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	u32 index;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	for (index = 0; index < ARRAY_SIZE(ibm405ex_fbdv_multi_bits); index++)
717*4882a593Smuzhiyun 		if (cpr_fbdv == (u32)ibm405ex_fbdv_multi_bits[index])
718*4882a593Smuzhiyun 			return index + 1;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
ibm405ex_fixup_clocks(unsigned int sys_clk,unsigned int uart_clk)723*4882a593Smuzhiyun void ibm405ex_fixup_clocks(unsigned int sys_clk, unsigned int uart_clk)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	/* PLL config */
726*4882a593Smuzhiyun 	u32 pllc  = CPR0_READ(DCRN_CPR0_PLLC);
727*4882a593Smuzhiyun 	u32 plld  = CPR0_READ(DCRN_CPR0_PLLD);
728*4882a593Smuzhiyun 	u32 cpud  = CPR0_READ(DCRN_CPR0_PRIMAD);
729*4882a593Smuzhiyun 	u32 plbd  = CPR0_READ(DCRN_CPR0_PRIMBD);
730*4882a593Smuzhiyun 	u32 opbd  = CPR0_READ(DCRN_CPR0_OPBD);
731*4882a593Smuzhiyun 	u32 perd  = CPR0_READ(DCRN_CPR0_PERD);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	/* Dividers */
734*4882a593Smuzhiyun 	u32 fbdv   = ibm405ex_get_fbdv(__fix_zero((plld >> 24) & 0xff, 1));
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	u32 fwdva  = ibm405ex_get_fwdva(__fix_zero((plld >> 16) & 0x0f, 1));
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	u32 cpudv0 = __fix_zero((cpud >> 24) & 7, 8);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	/* PLBDV0 is hardwared to 010. */
741*4882a593Smuzhiyun 	u32 plbdv0 = 2;
742*4882a593Smuzhiyun 	u32 plb2xdv0 = __fix_zero((plbd >> 16) & 7, 8);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	u32 opbdv0 = __fix_zero((opbd >> 24) & 3, 4);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	u32 perdv0 = __fix_zero((perd >> 24) & 3, 4);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* Resulting clocks */
749*4882a593Smuzhiyun 	u32 cpu, plb, opb, ebc, vco, tb, uart0, uart1;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* PLL's VCO is the source for primary forward ? */
752*4882a593Smuzhiyun 	if (pllc & 0x40000000) {
753*4882a593Smuzhiyun 		u32 m;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		/* Feedback path */
756*4882a593Smuzhiyun 		switch ((pllc >> 24) & 7) {
757*4882a593Smuzhiyun 		case 0:
758*4882a593Smuzhiyun 			/* PLLOUTx */
759*4882a593Smuzhiyun 			m = fbdv;
760*4882a593Smuzhiyun 			break;
761*4882a593Smuzhiyun 		case 1:
762*4882a593Smuzhiyun 			/* CPU */
763*4882a593Smuzhiyun 			m = fbdv * fwdva * cpudv0;
764*4882a593Smuzhiyun 			break;
765*4882a593Smuzhiyun 		case 5:
766*4882a593Smuzhiyun 			/* PERClk */
767*4882a593Smuzhiyun 			m = fbdv * fwdva * plb2xdv0 * plbdv0 * opbdv0 * perdv0;
768*4882a593Smuzhiyun 			break;
769*4882a593Smuzhiyun 		default:
770*4882a593Smuzhiyun 			printf("WARNING ! Invalid PLL feedback source !\n");
771*4882a593Smuzhiyun 			goto bypass;
772*4882a593Smuzhiyun 		}
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 		vco = (unsigned int)(sys_clk * m);
775*4882a593Smuzhiyun 	} else {
776*4882a593Smuzhiyun bypass:
777*4882a593Smuzhiyun 		/* Bypass system PLL */
778*4882a593Smuzhiyun 		vco = 0;
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	/* CPU = VCO / ( FWDVA x CPUDV0) */
782*4882a593Smuzhiyun 	cpu = vco / (fwdva * cpudv0);
783*4882a593Smuzhiyun 	/* PLB = VCO / ( FWDVA x PLB2XDV0 x PLBDV0) */
784*4882a593Smuzhiyun 	plb = vco / (fwdva * plb2xdv0 * plbdv0);
785*4882a593Smuzhiyun 	/* OPB = PLB / OPBDV0 */
786*4882a593Smuzhiyun 	opb = plb / opbdv0;
787*4882a593Smuzhiyun 	/* EBC = OPB / PERDV0 */
788*4882a593Smuzhiyun 	ebc = opb / perdv0;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	tb = cpu;
791*4882a593Smuzhiyun 	uart0 = uart1 = uart_clk;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	dt_fixup_cpu_clocks(cpu, tb, 0);
794*4882a593Smuzhiyun 	dt_fixup_clock("/plb", plb);
795*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb", opb);
796*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/ebc", ebc);
797*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600200", uart0);
798*4882a593Smuzhiyun 	dt_fixup_clock("/plb/opb/serial@ef600300", uart1);
799*4882a593Smuzhiyun }
800