1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2*4882a593Smuzhiyun #ifndef _UAPI_PARISC_PDC_H 3*4882a593Smuzhiyun #define _UAPI_PARISC_PDC_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* 6*4882a593Smuzhiyun * PDC return values ... 7*4882a593Smuzhiyun * All PDC calls return a subset of these errors. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define PDC_WARN 3 /* Call completed with a warning */ 11*4882a593Smuzhiyun #define PDC_REQ_ERR_1 2 /* See above */ 12*4882a593Smuzhiyun #define PDC_REQ_ERR_0 1 /* Call would generate a requestor error */ 13*4882a593Smuzhiyun #define PDC_OK 0 /* Call completed successfully */ 14*4882a593Smuzhiyun #define PDC_BAD_PROC -1 /* Called non-existent procedure*/ 15*4882a593Smuzhiyun #define PDC_BAD_OPTION -2 /* Called with non-existent option */ 16*4882a593Smuzhiyun #define PDC_ERROR -3 /* Call could not complete without an error */ 17*4882a593Smuzhiyun #define PDC_NE_MOD -5 /* Module not found */ 18*4882a593Smuzhiyun #define PDC_NE_CELL_MOD -7 /* Cell module not found */ 19*4882a593Smuzhiyun #define PDC_NE_BOOTDEV -9 /* Cannot locate a console device or boot device */ 20*4882a593Smuzhiyun #define PDC_INVALID_ARG -10 /* Called with an invalid argument */ 21*4882a593Smuzhiyun #define PDC_BUS_POW_WARN -12 /* Call could not complete in allowed power budget */ 22*4882a593Smuzhiyun #define PDC_NOT_NARROW -17 /* Narrow mode not supported */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * PDC entry points... 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define PDC_POW_FAIL 1 /* perform a power-fail */ 29*4882a593Smuzhiyun #define PDC_POW_FAIL_PREPARE 0 /* prepare for powerfail */ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define PDC_CHASSIS 2 /* PDC-chassis functions */ 32*4882a593Smuzhiyun #define PDC_CHASSIS_DISP 0 /* update chassis display */ 33*4882a593Smuzhiyun #define PDC_CHASSIS_WARN 1 /* return chassis warnings */ 34*4882a593Smuzhiyun #define PDC_CHASSIS_DISPWARN 2 /* update&return chassis status */ 35*4882a593Smuzhiyun #define PDC_RETURN_CHASSIS_INFO 128 /* HVERSION dependent: return chassis LED/LCD info */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun #define PDC_PIM 3 /* Get PIM data */ 38*4882a593Smuzhiyun #define PDC_PIM_HPMC 0 /* Transfer HPMC data */ 39*4882a593Smuzhiyun #define PDC_PIM_RETURN_SIZE 1 /* Get Max buffer needed for PIM*/ 40*4882a593Smuzhiyun #define PDC_PIM_LPMC 2 /* Transfer HPMC data */ 41*4882a593Smuzhiyun #define PDC_PIM_SOFT_BOOT 3 /* Transfer Soft Boot data */ 42*4882a593Smuzhiyun #define PDC_PIM_TOC 4 /* Transfer TOC data */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define PDC_MODEL 4 /* PDC model information call */ 45*4882a593Smuzhiyun #define PDC_MODEL_INFO 0 /* returns information */ 46*4882a593Smuzhiyun #define PDC_MODEL_BOOTID 1 /* set the BOOT_ID */ 47*4882a593Smuzhiyun #define PDC_MODEL_VERSIONS 2 /* returns cpu-internal versions*/ 48*4882a593Smuzhiyun #define PDC_MODEL_SYSMODEL 3 /* return system model info */ 49*4882a593Smuzhiyun #define PDC_MODEL_ENSPEC 4 /* enable specific option */ 50*4882a593Smuzhiyun #define PDC_MODEL_DISPEC 5 /* disable specific option */ 51*4882a593Smuzhiyun #define PDC_MODEL_CPU_ID 6 /* returns cpu-id (only newer machines!) */ 52*4882a593Smuzhiyun #define PDC_MODEL_CAPABILITIES 7 /* returns OS32/OS64-flags */ 53*4882a593Smuzhiyun /* Values for PDC_MODEL_CAPABILITIES non-equivalent virtual aliasing support */ 54*4882a593Smuzhiyun #define PDC_MODEL_OS64 (1 << 0) 55*4882a593Smuzhiyun #define PDC_MODEL_OS32 (1 << 1) 56*4882a593Smuzhiyun #define PDC_MODEL_IOPDIR_FDC (1 << 2) 57*4882a593Smuzhiyun #define PDC_MODEL_NVA_MASK (3 << 4) 58*4882a593Smuzhiyun #define PDC_MODEL_NVA_SUPPORTED (0 << 4) 59*4882a593Smuzhiyun #define PDC_MODEL_NVA_SLOW (1 << 4) 60*4882a593Smuzhiyun #define PDC_MODEL_NVA_UNSUPPORTED (3 << 4) 61*4882a593Smuzhiyun #define PDC_MODEL_GET_BOOT__OP 8 /* returns boot test options */ 62*4882a593Smuzhiyun #define PDC_MODEL_SET_BOOT__OP 9 /* set boot test options */ 63*4882a593Smuzhiyun #define PDC_MODEL_GET_PLATFORM_INFO 10 /* returns platform info */ 64*4882a593Smuzhiyun #define PDC_MODEL_GET_INSTALL_KERNEL 11 /* returns kernel for installation */ 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define PA89_INSTRUCTION_SET 0x4 /* capabilities returned */ 67*4882a593Smuzhiyun #define PA90_INSTRUCTION_SET 0x8 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define PDC_CACHE 5 /* return/set cache (& TLB) info*/ 70*4882a593Smuzhiyun #define PDC_CACHE_INFO 0 /* returns information */ 71*4882a593Smuzhiyun #define PDC_CACHE_SET_COH 1 /* set coherence state */ 72*4882a593Smuzhiyun #define PDC_CACHE_RET_SPID 2 /* returns space-ID bits */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define PDC_HPA 6 /* return HPA of processor */ 75*4882a593Smuzhiyun #define PDC_HPA_PROCESSOR 0 76*4882a593Smuzhiyun #define PDC_HPA_MODULES 1 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun #define PDC_COPROC 7 /* Co-Processor (usually FP unit(s)) */ 79*4882a593Smuzhiyun #define PDC_COPROC_CFG 0 /* Co-Processor Cfg (FP unit(s) enabled?) */ 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define PDC_IODC 8 /* talk to IODC */ 82*4882a593Smuzhiyun #define PDC_IODC_READ 0 /* read IODC entry point */ 83*4882a593Smuzhiyun /* PDC_IODC_RI_ * INDEX parameter of PDC_IODC_READ */ 84*4882a593Smuzhiyun #define PDC_IODC_RI_DATA_BYTES 0 /* IODC Data Bytes */ 85*4882a593Smuzhiyun /* 1, 2 obsolete - HVERSION dependent*/ 86*4882a593Smuzhiyun #define PDC_IODC_RI_INIT 3 /* Initialize module */ 87*4882a593Smuzhiyun #define PDC_IODC_RI_IO 4 /* Module input/output */ 88*4882a593Smuzhiyun #define PDC_IODC_RI_SPA 5 /* Module input/output */ 89*4882a593Smuzhiyun #define PDC_IODC_RI_CONFIG 6 /* Module input/output */ 90*4882a593Smuzhiyun /* 7 obsolete - HVERSION dependent */ 91*4882a593Smuzhiyun #define PDC_IODC_RI_TEST 8 /* Module input/output */ 92*4882a593Smuzhiyun #define PDC_IODC_RI_TLB 9 /* Module input/output */ 93*4882a593Smuzhiyun #define PDC_IODC_NINIT 2 /* non-destructive init */ 94*4882a593Smuzhiyun #define PDC_IODC_DINIT 3 /* destructive init */ 95*4882a593Smuzhiyun #define PDC_IODC_MEMERR 4 /* check for memory errors */ 96*4882a593Smuzhiyun #define PDC_IODC_INDEX_DATA 0 /* get first 16 bytes from mod IODC */ 97*4882a593Smuzhiyun #define PDC_IODC_BUS_ERROR -4 /* bus error return value */ 98*4882a593Smuzhiyun #define PDC_IODC_INVALID_INDEX -5 /* invalid index return value */ 99*4882a593Smuzhiyun #define PDC_IODC_COUNT -6 /* count is too small */ 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define PDC_TOD 9 /* time-of-day clock (TOD) */ 102*4882a593Smuzhiyun #define PDC_TOD_READ 0 /* read TOD */ 103*4882a593Smuzhiyun #define PDC_TOD_WRITE 1 /* write TOD */ 104*4882a593Smuzhiyun #define PDC_TOD_CALIBRATE 2 /* calibrate timers */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define PDC_STABLE 10 /* stable storage (sprockets) */ 107*4882a593Smuzhiyun #define PDC_STABLE_READ 0 108*4882a593Smuzhiyun #define PDC_STABLE_WRITE 1 109*4882a593Smuzhiyun #define PDC_STABLE_RETURN_SIZE 2 110*4882a593Smuzhiyun #define PDC_STABLE_VERIFY_CONTENTS 3 111*4882a593Smuzhiyun #define PDC_STABLE_INITIALIZE 4 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define PDC_NVOLATILE 11 /* often not implemented */ 114*4882a593Smuzhiyun #define PDC_NVOLATILE_READ 0 115*4882a593Smuzhiyun #define PDC_NVOLATILE_WRITE 1 116*4882a593Smuzhiyun #define PDC_NVOLATILE_RETURN_SIZE 2 117*4882a593Smuzhiyun #define PDC_NVOLATILE_VERIFY_CONTENTS 3 118*4882a593Smuzhiyun #define PDC_NVOLATILE_INITIALIZE 4 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define PDC_ADD_VALID 12 /* Memory validation PDC call */ 121*4882a593Smuzhiyun #define PDC_ADD_VALID_VERIFY 0 /* Make PDC_ADD_VALID verify region */ 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define PDC_DEBUG 14 /* Obsolete */ 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun #define PDC_INSTR 15 /* get instr to invoke PDCE_CHECK() */ 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define PDC_PROC 16 /* (sprockets) */ 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define PDC_CONFIG 17 /* (sprockets) */ 130*4882a593Smuzhiyun #define PDC_CONFIG_DECONFIG 0 131*4882a593Smuzhiyun #define PDC_CONFIG_DRECONFIG 1 132*4882a593Smuzhiyun #define PDC_CONFIG_DRETURN_CONFIG 2 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define PDC_BLOCK_TLB 18 /* manage hardware block-TLB */ 135*4882a593Smuzhiyun #define PDC_BTLB_INFO 0 /* returns parameter */ 136*4882a593Smuzhiyun #define PDC_BTLB_INSERT 1 /* insert BTLB entry */ 137*4882a593Smuzhiyun #define PDC_BTLB_PURGE 2 /* purge BTLB entries */ 138*4882a593Smuzhiyun #define PDC_BTLB_PURGE_ALL 3 /* purge all BTLB entries */ 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define PDC_TLB 19 /* manage hardware TLB miss handling */ 141*4882a593Smuzhiyun #define PDC_TLB_INFO 0 /* returns parameter */ 142*4882a593Smuzhiyun #define PDC_TLB_SETUP 1 /* set up miss handling */ 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define PDC_MEM 20 /* Manage memory */ 145*4882a593Smuzhiyun #define PDC_MEM_MEMINFO 0 /* Return PDT info */ 146*4882a593Smuzhiyun #define PDC_MEM_ADD_PAGE 1 /* Add page to PDT */ 147*4882a593Smuzhiyun #define PDC_MEM_CLEAR_PDT 2 /* Clear PDT */ 148*4882a593Smuzhiyun #define PDC_MEM_READ_PDT 3 /* Read PDT entry */ 149*4882a593Smuzhiyun #define PDC_MEM_RESET_CLEAR 4 /* Reset PDT clear flag */ 150*4882a593Smuzhiyun #define PDC_MEM_GOODMEM 5 /* Set good_mem value */ 151*4882a593Smuzhiyun #define PDC_MEM_TABLE 128 /* Non contig mem map (sprockets) */ 152*4882a593Smuzhiyun #define PDC_MEM_RETURN_ADDRESS_TABLE PDC_MEM_TABLE 153*4882a593Smuzhiyun #define PDC_MEM_GET_MEMORY_SYSTEM_TABLES_SIZE 131 154*4882a593Smuzhiyun #define PDC_MEM_GET_MEMORY_SYSTEM_TABLES 132 155*4882a593Smuzhiyun #define PDC_MEM_GET_PHYSICAL_LOCATION_FROM_MEMORY_ADDRESS 133 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define PDC_MEM_RET_SBE_REPLACED 5 /* PDC_MEM return values */ 158*4882a593Smuzhiyun #define PDC_MEM_RET_DUPLICATE_ENTRY 4 159*4882a593Smuzhiyun #define PDC_MEM_RET_BUF_SIZE_SMALL 1 160*4882a593Smuzhiyun #define PDC_MEM_RET_PDT_FULL -11 161*4882a593Smuzhiyun #define PDC_MEM_RET_INVALID_PHYSICAL_LOCATION ~0ULL 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define PDC_PSW 21 /* Get/Set default System Mask */ 164*4882a593Smuzhiyun #define PDC_PSW_MASK 0 /* Return mask */ 165*4882a593Smuzhiyun #define PDC_PSW_GET_DEFAULTS 1 /* Return defaults */ 166*4882a593Smuzhiyun #define PDC_PSW_SET_DEFAULTS 2 /* Set default */ 167*4882a593Smuzhiyun #define PDC_PSW_ENDIAN_BIT 1 /* set for big endian */ 168*4882a593Smuzhiyun #define PDC_PSW_WIDE_BIT 2 /* set for wide mode */ 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define PDC_SYSTEM_MAP 22 /* find system modules */ 171*4882a593Smuzhiyun #define PDC_FIND_MODULE 0 172*4882a593Smuzhiyun #define PDC_FIND_ADDRESS 1 173*4882a593Smuzhiyun #define PDC_TRANSLATE_PATH 2 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define PDC_SOFT_POWER 23 /* soft power switch */ 176*4882a593Smuzhiyun #define PDC_SOFT_POWER_INFO 0 /* return info about the soft power switch */ 177*4882a593Smuzhiyun #define PDC_SOFT_POWER_ENABLE 1 /* enable/disable soft power switch */ 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun #define PDC_ALLOC 24 /* allocate static storage for PDC & IODC */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define PDC_CRASH_PREP 25 /* Prepare system for crash dump */ 182*4882a593Smuzhiyun #define PDC_CRASH_DUMP 0 /* Do platform specific preparations for dump */ 183*4882a593Smuzhiyun #define PDC_CRASH_LOG_CEC_ERROR 1 /* Dump hardware registers */ 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define PDC_SCSI_PARMS 26 /* Get and set SCSI parameters */ 186*4882a593Smuzhiyun #define PDC_SCSI_GET_PARMS 0 /* Get SCSI parameters for I/O device */ 187*4882a593Smuzhiyun #define PDC_SCSI_SET_PARMS 1 /* Set SCSI parameters for I/O device */ 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* HVERSION dependent */ 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* The PDC_MEM_MAP calls */ 192*4882a593Smuzhiyun #define PDC_MEM_MAP 128 /* on s700: return page info */ 193*4882a593Smuzhiyun #define PDC_MEM_MAP_HPA 0 /* returns hpa of a module */ 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun #define PDC_EEPROM 129 /* EEPROM access */ 196*4882a593Smuzhiyun #define PDC_EEPROM_READ_WORD 0 197*4882a593Smuzhiyun #define PDC_EEPROM_WRITE_WORD 1 198*4882a593Smuzhiyun #define PDC_EEPROM_READ_BYTE 2 199*4882a593Smuzhiyun #define PDC_EEPROM_WRITE_BYTE 3 200*4882a593Smuzhiyun #define PDC_EEPROM_EEPROM_PASSWORD -1000 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun #define PDC_NVM 130 /* NVM (non-volatile memory) access */ 203*4882a593Smuzhiyun #define PDC_NVM_READ_WORD 0 204*4882a593Smuzhiyun #define PDC_NVM_WRITE_WORD 1 205*4882a593Smuzhiyun #define PDC_NVM_READ_BYTE 2 206*4882a593Smuzhiyun #define PDC_NVM_WRITE_BYTE 3 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define PDC_SEED_ERROR 132 /* (sprockets) */ 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define PDC_IO 135 /* log error info, reset IO system */ 211*4882a593Smuzhiyun #define PDC_IO_READ_AND_CLEAR_ERRORS 0 212*4882a593Smuzhiyun #define PDC_IO_RESET 1 213*4882a593Smuzhiyun #define PDC_IO_RESET_DEVICES 2 214*4882a593Smuzhiyun /* sets bits 6&7 (little endian) of the HcControl Register */ 215*4882a593Smuzhiyun #define PDC_IO_USB_SUSPEND 0xC000000000000000 216*4882a593Smuzhiyun #define PDC_IO_EEPROM_IO_ERR_TABLE_FULL -5 /* return value */ 217*4882a593Smuzhiyun #define PDC_IO_NO_SUSPEND -6 /* return value */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define PDC_BROADCAST_RESET 136 /* reset all processors */ 220*4882a593Smuzhiyun #define PDC_DO_RESET 0 /* option: perform a broadcast reset */ 221*4882a593Smuzhiyun #define PDC_DO_FIRM_TEST_RESET 1 /* Do broadcast reset with bitmap */ 222*4882a593Smuzhiyun #define PDC_BR_RECONFIGURATION 2 /* reset w/reconfiguration */ 223*4882a593Smuzhiyun #define PDC_FIRM_TEST_MAGIC 0xab9ec36fUL /* for this reboot only */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define PDC_LAN_STATION_ID 138 /* Hversion dependent mechanism for */ 226*4882a593Smuzhiyun #define PDC_LAN_STATION_ID_READ 0 /* getting the lan station address */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define PDC_LAN_STATION_ID_SIZE 6 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define PDC_CHECK_RANGES 139 /* (sprockets) */ 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define PDC_NV_SECTIONS 141 /* (sprockets) */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define PDC_PERFORMANCE 142 /* performance monitoring */ 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define PDC_SYSTEM_INFO 143 /* system information */ 237*4882a593Smuzhiyun #define PDC_SYSINFO_RETURN_INFO_SIZE 0 238*4882a593Smuzhiyun #define PDC_SYSINFO_RRETURN_SYS_INFO 1 239*4882a593Smuzhiyun #define PDC_SYSINFO_RRETURN_ERRORS 2 240*4882a593Smuzhiyun #define PDC_SYSINFO_RRETURN_WARNINGS 3 241*4882a593Smuzhiyun #define PDC_SYSINFO_RETURN_REVISIONS 4 242*4882a593Smuzhiyun #define PDC_SYSINFO_RRETURN_DIAGNOSE 5 243*4882a593Smuzhiyun #define PDC_SYSINFO_RRETURN_HV_DIAGNOSE 1005 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define PDC_RDR 144 /* (sprockets) */ 246*4882a593Smuzhiyun #define PDC_RDR_READ_BUFFER 0 247*4882a593Smuzhiyun #define PDC_RDR_READ_SINGLE 1 248*4882a593Smuzhiyun #define PDC_RDR_WRITE_SINGLE 2 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #define PDC_INTRIGUE 145 /* (sprockets) */ 251*4882a593Smuzhiyun #define PDC_INTRIGUE_WRITE_BUFFER 0 252*4882a593Smuzhiyun #define PDC_INTRIGUE_GET_SCRATCH_BUFSIZE 1 253*4882a593Smuzhiyun #define PDC_INTRIGUE_START_CPU_COUNTERS 2 254*4882a593Smuzhiyun #define PDC_INTRIGUE_STOP_CPU_COUNTERS 3 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define PDC_STI 146 /* STI access */ 257*4882a593Smuzhiyun /* same as PDC_PCI_XXX values (see below) */ 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* Legacy PDC definitions for same stuff */ 260*4882a593Smuzhiyun #define PDC_PCI_INDEX 147 261*4882a593Smuzhiyun #define PDC_PCI_INTERFACE_INFO 0 262*4882a593Smuzhiyun #define PDC_PCI_SLOT_INFO 1 263*4882a593Smuzhiyun #define PDC_PCI_INFLIGHT_BYTES 2 264*4882a593Smuzhiyun #define PDC_PCI_READ_CONFIG 3 265*4882a593Smuzhiyun #define PDC_PCI_WRITE_CONFIG 4 266*4882a593Smuzhiyun #define PDC_PCI_READ_PCI_IO 5 267*4882a593Smuzhiyun #define PDC_PCI_WRITE_PCI_IO 6 268*4882a593Smuzhiyun #define PDC_PCI_READ_CONFIG_DELAY 7 269*4882a593Smuzhiyun #define PDC_PCI_UPDATE_CONFIG_DELAY 8 270*4882a593Smuzhiyun #define PDC_PCI_PCI_PATH_TO_PCI_HPA 9 271*4882a593Smuzhiyun #define PDC_PCI_PCI_HPA_TO_PCI_PATH 10 272*4882a593Smuzhiyun #define PDC_PCI_PCI_PATH_TO_PCI_BUS 11 273*4882a593Smuzhiyun #define PDC_PCI_PCI_RESERVED 12 274*4882a593Smuzhiyun #define PDC_PCI_PCI_INT_ROUTE_SIZE 13 275*4882a593Smuzhiyun #define PDC_PCI_GET_INT_TBL_SIZE PDC_PCI_PCI_INT_ROUTE_SIZE 276*4882a593Smuzhiyun #define PDC_PCI_PCI_INT_ROUTE 14 277*4882a593Smuzhiyun #define PDC_PCI_GET_INT_TBL PDC_PCI_PCI_INT_ROUTE 278*4882a593Smuzhiyun #define PDC_PCI_READ_MON_TYPE 15 279*4882a593Smuzhiyun #define PDC_PCI_WRITE_MON_TYPE 16 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun #define PDC_RELOCATE 149 /* (sprockets) */ 282*4882a593Smuzhiyun #define PDC_RELOCATE_GET_RELOCINFO 0 283*4882a593Smuzhiyun #define PDC_RELOCATE_CHECKSUM 1 284*4882a593Smuzhiyun #define PDC_RELOCATE_RELOCATE 2 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun /* Get SCSI Interface Card info: SDTR, SCSI ID, mode (SE vs LVD) */ 287*4882a593Smuzhiyun #define PDC_INITIATOR 163 288*4882a593Smuzhiyun #define PDC_GET_INITIATOR 0 289*4882a593Smuzhiyun #define PDC_SET_INITIATOR 1 290*4882a593Smuzhiyun #define PDC_DELETE_INITIATOR 2 291*4882a593Smuzhiyun #define PDC_RETURN_TABLE_SIZE 3 292*4882a593Smuzhiyun #define PDC_RETURN_TABLE 4 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define PDC_LINK 165 /* (sprockets) */ 295*4882a593Smuzhiyun #define PDC_LINK_PCI_ENTRY_POINTS 0 /* list (Arg1) = 0 */ 296*4882a593Smuzhiyun #define PDC_LINK_USB_ENTRY_POINTS 1 /* list (Arg1) = 1 */ 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* cl_class 299*4882a593Smuzhiyun * page 3-33 of IO-Firmware ARS 300*4882a593Smuzhiyun * IODC ENTRY_INIT(Search first) RET[1] 301*4882a593Smuzhiyun */ 302*4882a593Smuzhiyun #define CL_NULL 0 /* invalid */ 303*4882a593Smuzhiyun #define CL_RANDOM 1 /* random access (as disk) */ 304*4882a593Smuzhiyun #define CL_SEQU 2 /* sequential access (as tape) */ 305*4882a593Smuzhiyun #define CL_DUPLEX 7 /* full-duplex point-to-point (RS-232, Net) */ 306*4882a593Smuzhiyun #define CL_KEYBD 8 /* half-duplex console (HIL Keyboard) */ 307*4882a593Smuzhiyun #define CL_DISPL 9 /* half-duplex console (display) */ 308*4882a593Smuzhiyun #define CL_FC 10 /* FiberChannel access media */ 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun /* IODC ENTRY_INIT() */ 311*4882a593Smuzhiyun #define ENTRY_INIT_SRCH_FRST 2 312*4882a593Smuzhiyun #define ENTRY_INIT_SRCH_NEXT 3 313*4882a593Smuzhiyun #define ENTRY_INIT_MOD_DEV 4 314*4882a593Smuzhiyun #define ENTRY_INIT_DEV 5 315*4882a593Smuzhiyun #define ENTRY_INIT_MOD 6 316*4882a593Smuzhiyun #define ENTRY_INIT_MSG 9 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun /* IODC ENTRY_IO() */ 319*4882a593Smuzhiyun #define ENTRY_IO_BOOTIN 0 320*4882a593Smuzhiyun #define ENTRY_IO_BOOTOUT 1 321*4882a593Smuzhiyun #define ENTRY_IO_CIN 2 322*4882a593Smuzhiyun #define ENTRY_IO_COUT 3 323*4882a593Smuzhiyun #define ENTRY_IO_CLOSE 4 324*4882a593Smuzhiyun #define ENTRY_IO_GETMSG 9 325*4882a593Smuzhiyun #define ENTRY_IO_BBLOCK_IN 16 326*4882a593Smuzhiyun #define ENTRY_IO_BBLOCK_OUT 17 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun /* IODC ENTRY_SPA() */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* IODC ENTRY_CONFIG() */ 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun /* IODC ENTRY_TEST() */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* IODC ENTRY_TLB() */ 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* constants for OS (NVM...) */ 337*4882a593Smuzhiyun #define OS_ID_NONE 0 /* Undefined OS ID */ 338*4882a593Smuzhiyun #define OS_ID_HPUX 1 /* HP-UX OS */ 339*4882a593Smuzhiyun #define OS_ID_MPEXL 2 /* MPE XL OS */ 340*4882a593Smuzhiyun #define OS_ID_OSF 3 /* OSF OS */ 341*4882a593Smuzhiyun #define OS_ID_HPRT 4 /* HP-RT OS */ 342*4882a593Smuzhiyun #define OS_ID_NOVEL 5 /* NOVELL OS */ 343*4882a593Smuzhiyun #define OS_ID_LINUX 6 /* Linux */ 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun /* constants for PDC_CHASSIS */ 347*4882a593Smuzhiyun #define OSTAT_OFF 0 348*4882a593Smuzhiyun #define OSTAT_FLT 1 349*4882a593Smuzhiyun #define OSTAT_TEST 2 350*4882a593Smuzhiyun #define OSTAT_INIT 3 351*4882a593Smuzhiyun #define OSTAT_SHUT 4 352*4882a593Smuzhiyun #define OSTAT_WARN 5 353*4882a593Smuzhiyun #define OSTAT_RUN 6 354*4882a593Smuzhiyun #define OSTAT_ON 7 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun /* Page Zero constant offsets used by the HPMC handler */ 357*4882a593Smuzhiyun #define BOOT_CONSOLE_HPA_OFFSET 0x3c0 358*4882a593Smuzhiyun #define BOOT_CONSOLE_SPA_OFFSET 0x3c4 359*4882a593Smuzhiyun #define BOOT_CONSOLE_PATH_OFFSET 0x3a8 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* size of the pdc_result buffer for firmware.c */ 362*4882a593Smuzhiyun #define NUM_PDC_RESULT 32 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #if !defined(__ASSEMBLY__) 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* flags of the device_path */ 367*4882a593Smuzhiyun #define PF_AUTOBOOT 0x80 368*4882a593Smuzhiyun #define PF_AUTOSEARCH 0x40 369*4882a593Smuzhiyun #define PF_TIMER 0x0F 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun struct device_path { /* page 1-69 */ 372*4882a593Smuzhiyun unsigned char flags; /* flags see above! */ 373*4882a593Smuzhiyun unsigned char bc[6]; /* bus converter routing info */ 374*4882a593Smuzhiyun unsigned char mod; 375*4882a593Smuzhiyun unsigned int layers[6];/* device-specific layer-info */ 376*4882a593Smuzhiyun } __attribute__((aligned(8))) ; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun struct pz_device { 379*4882a593Smuzhiyun struct device_path dp; /* see above */ 380*4882a593Smuzhiyun /* struct iomod *hpa; */ 381*4882a593Smuzhiyun unsigned int hpa; /* HPA base address */ 382*4882a593Smuzhiyun /* char *spa; */ 383*4882a593Smuzhiyun unsigned int spa; /* SPA base address */ 384*4882a593Smuzhiyun /* int (*iodc_io)(struct iomod*, ...); */ 385*4882a593Smuzhiyun unsigned int iodc_io; /* device entry point */ 386*4882a593Smuzhiyun short pad; /* reserved */ 387*4882a593Smuzhiyun unsigned short cl_class;/* see below */ 388*4882a593Smuzhiyun } __attribute__((aligned(8))) ; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun struct zeropage { 391*4882a593Smuzhiyun /* [0x000] initialize vectors (VEC) */ 392*4882a593Smuzhiyun unsigned int vec_special; /* must be zero */ 393*4882a593Smuzhiyun /* int (*vec_pow_fail)(void);*/ 394*4882a593Smuzhiyun unsigned int vec_pow_fail; /* power failure handler */ 395*4882a593Smuzhiyun /* int (*vec_toc)(void); */ 396*4882a593Smuzhiyun unsigned int vec_toc; 397*4882a593Smuzhiyun unsigned int vec_toclen; 398*4882a593Smuzhiyun /* int (*vec_rendz)(void); */ 399*4882a593Smuzhiyun unsigned int vec_rendz; 400*4882a593Smuzhiyun int vec_pow_fail_flen; 401*4882a593Smuzhiyun int vec_pad[10]; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun /* [0x040] reserved processor dependent */ 404*4882a593Smuzhiyun int pad0[112]; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun /* [0x200] reserved */ 407*4882a593Smuzhiyun int pad1[84]; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* [0x350] memory configuration (MC) */ 410*4882a593Smuzhiyun int memc_cont; /* contiguous mem size (bytes) */ 411*4882a593Smuzhiyun int memc_phsize; /* physical memory size */ 412*4882a593Smuzhiyun int memc_adsize; /* additional mem size, bytes of SPA space used by PDC */ 413*4882a593Smuzhiyun unsigned int mem_pdc_hi; /* used for 64-bit */ 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun /* [0x360] various parameters for the boot-CPU */ 416*4882a593Smuzhiyun /* unsigned int *mem_booterr[8]; */ 417*4882a593Smuzhiyun unsigned int mem_booterr[8]; /* ptr to boot errors */ 418*4882a593Smuzhiyun unsigned int mem_free; /* first location, where OS can be loaded */ 419*4882a593Smuzhiyun /* struct iomod *mem_hpa; */ 420*4882a593Smuzhiyun unsigned int mem_hpa; /* HPA of the boot-CPU */ 421*4882a593Smuzhiyun /* int (*mem_pdc)(int, ...); */ 422*4882a593Smuzhiyun unsigned int mem_pdc; /* PDC entry point */ 423*4882a593Smuzhiyun unsigned int mem_10msec; /* number of clock ticks in 10msec */ 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun /* [0x390] initial memory module (IMM) */ 426*4882a593Smuzhiyun /* struct iomod *imm_hpa; */ 427*4882a593Smuzhiyun unsigned int imm_hpa; /* HPA of the IMM */ 428*4882a593Smuzhiyun int imm_soft_boot; /* 0 = was hard boot, 1 = was soft boot */ 429*4882a593Smuzhiyun unsigned int imm_spa_size; /* SPA size of the IMM in bytes */ 430*4882a593Smuzhiyun unsigned int imm_max_mem; /* bytes of mem in IMM */ 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun /* [0x3A0] boot console, display device and keyboard */ 433*4882a593Smuzhiyun struct pz_device mem_cons; /* description of console device */ 434*4882a593Smuzhiyun struct pz_device mem_boot; /* description of boot device */ 435*4882a593Smuzhiyun struct pz_device mem_kbd; /* description of keyboard device */ 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* [0x430] reserved */ 438*4882a593Smuzhiyun int pad430[116]; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun /* [0x600] processor dependent */ 441*4882a593Smuzhiyun unsigned int pad600[1]; 442*4882a593Smuzhiyun unsigned int proc_sti; /* pointer to STI ROM */ 443*4882a593Smuzhiyun unsigned int pad608[126]; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun struct pdc_chassis_info { /* for PDC_CHASSIS_INFO */ 447*4882a593Smuzhiyun unsigned long actcnt; /* actual number of bytes returned */ 448*4882a593Smuzhiyun unsigned long maxcnt; /* maximum number of bytes that could be returned */ 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun struct pdc_coproc_cfg { /* for PDC_COPROC_CFG */ 452*4882a593Smuzhiyun unsigned long ccr_functional; 453*4882a593Smuzhiyun unsigned long ccr_present; 454*4882a593Smuzhiyun unsigned long revision; 455*4882a593Smuzhiyun unsigned long model; 456*4882a593Smuzhiyun }; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun struct pdc_model { /* for PDC_MODEL */ 459*4882a593Smuzhiyun unsigned long hversion; 460*4882a593Smuzhiyun unsigned long sversion; 461*4882a593Smuzhiyun unsigned long hw_id; 462*4882a593Smuzhiyun unsigned long boot_id; 463*4882a593Smuzhiyun unsigned long sw_id; 464*4882a593Smuzhiyun unsigned long sw_cap; 465*4882a593Smuzhiyun unsigned long arch_rev; 466*4882a593Smuzhiyun unsigned long pot_key; 467*4882a593Smuzhiyun unsigned long curr_key; 468*4882a593Smuzhiyun }; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun struct pdc_cache_cf { /* for PDC_CACHE (I/D-caches) */ 471*4882a593Smuzhiyun unsigned long 472*4882a593Smuzhiyun #ifdef __LP64__ 473*4882a593Smuzhiyun cc_padW:32, 474*4882a593Smuzhiyun #endif 475*4882a593Smuzhiyun cc_alias: 4, /* alias boundaries for virtual addresses */ 476*4882a593Smuzhiyun cc_block: 4, /* to determine most efficient stride */ 477*4882a593Smuzhiyun cc_line : 3, /* maximum amount written back as a result of store (multiple of 16 bytes) */ 478*4882a593Smuzhiyun cc_shift: 2, /* how much to shift cc_block left */ 479*4882a593Smuzhiyun cc_wt : 1, /* 0 = WT-Dcache, 1 = WB-Dcache */ 480*4882a593Smuzhiyun cc_sh : 2, /* 0 = separate I/D-cache, else shared I/D-cache */ 481*4882a593Smuzhiyun cc_cst : 3, /* 0 = incoherent D-cache, 1=coherent D-cache */ 482*4882a593Smuzhiyun cc_pad1 : 10, /* reserved */ 483*4882a593Smuzhiyun cc_hv : 3; /* hversion dependent */ 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun struct pdc_tlb_cf { /* for PDC_CACHE (I/D-TLB's) */ 487*4882a593Smuzhiyun unsigned long tc_pad0:12, /* reserved */ 488*4882a593Smuzhiyun #ifdef __LP64__ 489*4882a593Smuzhiyun tc_padW:32, 490*4882a593Smuzhiyun #endif 491*4882a593Smuzhiyun tc_sh : 2, /* 0 = separate I/D-TLB, else shared I/D-TLB */ 492*4882a593Smuzhiyun tc_hv : 1, /* HV */ 493*4882a593Smuzhiyun tc_page : 1, /* 0 = 2K page-size-machine, 1 = 4k page size */ 494*4882a593Smuzhiyun tc_cst : 3, /* 0 = incoherent operations, else coherent operations */ 495*4882a593Smuzhiyun tc_aid : 5, /* ITLB: width of access ids of processor (encoded!) */ 496*4882a593Smuzhiyun tc_sr : 8; /* ITLB: width of space-registers (encoded) */ 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun struct pdc_cache_info { /* main-PDC_CACHE-structure (caches & TLB's) */ 500*4882a593Smuzhiyun /* I-cache */ 501*4882a593Smuzhiyun unsigned long ic_size; /* size in bytes */ 502*4882a593Smuzhiyun struct pdc_cache_cf ic_conf; /* configuration */ 503*4882a593Smuzhiyun unsigned long ic_base; /* base-addr */ 504*4882a593Smuzhiyun unsigned long ic_stride; 505*4882a593Smuzhiyun unsigned long ic_count; 506*4882a593Smuzhiyun unsigned long ic_loop; 507*4882a593Smuzhiyun /* D-cache */ 508*4882a593Smuzhiyun unsigned long dc_size; /* size in bytes */ 509*4882a593Smuzhiyun struct pdc_cache_cf dc_conf; /* configuration */ 510*4882a593Smuzhiyun unsigned long dc_base; /* base-addr */ 511*4882a593Smuzhiyun unsigned long dc_stride; 512*4882a593Smuzhiyun unsigned long dc_count; 513*4882a593Smuzhiyun unsigned long dc_loop; 514*4882a593Smuzhiyun /* Instruction-TLB */ 515*4882a593Smuzhiyun unsigned long it_size; /* number of entries in I-TLB */ 516*4882a593Smuzhiyun struct pdc_tlb_cf it_conf; /* I-TLB-configuration */ 517*4882a593Smuzhiyun unsigned long it_sp_base; 518*4882a593Smuzhiyun unsigned long it_sp_stride; 519*4882a593Smuzhiyun unsigned long it_sp_count; 520*4882a593Smuzhiyun unsigned long it_off_base; 521*4882a593Smuzhiyun unsigned long it_off_stride; 522*4882a593Smuzhiyun unsigned long it_off_count; 523*4882a593Smuzhiyun unsigned long it_loop; 524*4882a593Smuzhiyun /* data-TLB */ 525*4882a593Smuzhiyun unsigned long dt_size; /* number of entries in D-TLB */ 526*4882a593Smuzhiyun struct pdc_tlb_cf dt_conf; /* D-TLB-configuration */ 527*4882a593Smuzhiyun unsigned long dt_sp_base; 528*4882a593Smuzhiyun unsigned long dt_sp_stride; 529*4882a593Smuzhiyun unsigned long dt_sp_count; 530*4882a593Smuzhiyun unsigned long dt_off_base; 531*4882a593Smuzhiyun unsigned long dt_off_stride; 532*4882a593Smuzhiyun unsigned long dt_off_count; 533*4882a593Smuzhiyun unsigned long dt_loop; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun /* Might need adjustment to work with 64-bit firmware */ 537*4882a593Smuzhiyun struct pdc_iodc { /* PDC_IODC */ 538*4882a593Smuzhiyun unsigned char hversion_model; 539*4882a593Smuzhiyun unsigned char hversion; 540*4882a593Smuzhiyun unsigned char spa; 541*4882a593Smuzhiyun unsigned char type; 542*4882a593Smuzhiyun unsigned int sversion_rev:4; 543*4882a593Smuzhiyun unsigned int sversion_model:19; 544*4882a593Smuzhiyun unsigned int sversion_opt:8; 545*4882a593Smuzhiyun unsigned char rev; 546*4882a593Smuzhiyun unsigned char dep; 547*4882a593Smuzhiyun unsigned char features; 548*4882a593Smuzhiyun unsigned char pad1; 549*4882a593Smuzhiyun unsigned int checksum:16; 550*4882a593Smuzhiyun unsigned int length:16; 551*4882a593Smuzhiyun unsigned int pad[15]; 552*4882a593Smuzhiyun } __attribute__((aligned(8))) ; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun /* no BLTBs in pa2.0 processors */ 555*4882a593Smuzhiyun struct pdc_btlb_info_range { 556*4882a593Smuzhiyun unsigned char res00; 557*4882a593Smuzhiyun unsigned char num_i; 558*4882a593Smuzhiyun unsigned char num_d; 559*4882a593Smuzhiyun unsigned char num_comb; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun struct pdc_btlb_info { /* PDC_BLOCK_TLB, return of PDC_BTLB_INFO */ 563*4882a593Smuzhiyun unsigned int min_size; /* minimum size of BTLB in pages */ 564*4882a593Smuzhiyun unsigned int max_size; /* maximum size of BTLB in pages */ 565*4882a593Smuzhiyun struct pdc_btlb_info_range fixed_range_info; 566*4882a593Smuzhiyun struct pdc_btlb_info_range variable_range_info; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun struct pdc_mem_retinfo { /* PDC_MEM/PDC_MEM_MEMINFO (return info) */ 570*4882a593Smuzhiyun unsigned long pdt_size; 571*4882a593Smuzhiyun unsigned long pdt_entries; 572*4882a593Smuzhiyun unsigned long pdt_status; 573*4882a593Smuzhiyun unsigned long first_dbe_loc; 574*4882a593Smuzhiyun unsigned long good_mem; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun struct pdc_mem_read_pdt { /* PDC_MEM/PDC_MEM_READ_PDT (return info) */ 578*4882a593Smuzhiyun unsigned long pdt_entries; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #ifdef __LP64__ 582*4882a593Smuzhiyun struct pdc_memory_table_raddr { /* PDC_MEM/PDC_MEM_TABLE (return info) */ 583*4882a593Smuzhiyun unsigned long entries_returned; 584*4882a593Smuzhiyun unsigned long entries_total; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun struct pdc_memory_table { /* PDC_MEM/PDC_MEM_TABLE (arguments) */ 588*4882a593Smuzhiyun unsigned long paddr; 589*4882a593Smuzhiyun unsigned int pages; 590*4882a593Smuzhiyun unsigned int reserved; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun #endif /* __LP64__ */ 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun struct pdc_system_map_mod_info { /* PDC_SYSTEM_MAP/FIND_MODULE */ 595*4882a593Smuzhiyun unsigned long mod_addr; 596*4882a593Smuzhiyun unsigned long mod_pgs; 597*4882a593Smuzhiyun unsigned long add_addrs; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun struct pdc_system_map_addr_info { /* PDC_SYSTEM_MAP/FIND_ADDRESS */ 601*4882a593Smuzhiyun unsigned long mod_addr; 602*4882a593Smuzhiyun unsigned long mod_pgs; 603*4882a593Smuzhiyun }; 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun struct pdc_initiator { /* PDC_INITIATOR */ 606*4882a593Smuzhiyun int host_id; 607*4882a593Smuzhiyun int factor; 608*4882a593Smuzhiyun int width; 609*4882a593Smuzhiyun int mode; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun struct hardware_path { 613*4882a593Smuzhiyun char flags; /* see bit definitions below */ 614*4882a593Smuzhiyun char bc[6]; /* Bus Converter routing info to a specific */ 615*4882a593Smuzhiyun /* I/O adaptor (< 0 means none, > 63 resvd) */ 616*4882a593Smuzhiyun char mod; /* fixed field of specified module */ 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun /* 620*4882a593Smuzhiyun * Device path specifications used by PDC. 621*4882a593Smuzhiyun */ 622*4882a593Smuzhiyun struct pdc_module_path { 623*4882a593Smuzhiyun struct hardware_path path; 624*4882a593Smuzhiyun unsigned int layers[6]; /* device-specific info (ctlr #, unit # ...) */ 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun /* Only used on some pre-PA2.0 boxes */ 628*4882a593Smuzhiyun struct pdc_memory_map { /* PDC_MEMORY_MAP */ 629*4882a593Smuzhiyun unsigned long hpa; /* mod's register set address */ 630*4882a593Smuzhiyun unsigned long more_pgs; /* number of additional I/O pgs */ 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun struct pdc_tod { 634*4882a593Smuzhiyun unsigned long tod_sec; 635*4882a593Smuzhiyun unsigned long tod_usec; 636*4882a593Smuzhiyun }; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun /* architected results from PDC_PIM/transfer hpmc on a PA1.1 machine */ 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun struct pdc_hpmc_pim_11 { /* PDC_PIM */ 641*4882a593Smuzhiyun unsigned int gr[32]; 642*4882a593Smuzhiyun unsigned int cr[32]; 643*4882a593Smuzhiyun unsigned int sr[8]; 644*4882a593Smuzhiyun unsigned int iasq_back; 645*4882a593Smuzhiyun unsigned int iaoq_back; 646*4882a593Smuzhiyun unsigned int check_type; 647*4882a593Smuzhiyun unsigned int cpu_state; 648*4882a593Smuzhiyun unsigned int rsvd1; 649*4882a593Smuzhiyun unsigned int cache_check; 650*4882a593Smuzhiyun unsigned int tlb_check; 651*4882a593Smuzhiyun unsigned int bus_check; 652*4882a593Smuzhiyun unsigned int assists_check; 653*4882a593Smuzhiyun unsigned int rsvd2; 654*4882a593Smuzhiyun unsigned int assist_state; 655*4882a593Smuzhiyun unsigned int responder_addr; 656*4882a593Smuzhiyun unsigned int requestor_addr; 657*4882a593Smuzhiyun unsigned int path_info; 658*4882a593Smuzhiyun unsigned long long fr[32]; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun /* 662*4882a593Smuzhiyun * architected results from PDC_PIM/transfer hpmc on a PA2.0 machine 663*4882a593Smuzhiyun * 664*4882a593Smuzhiyun * Note that PDC_PIM doesn't care whether or not wide mode was enabled 665*4882a593Smuzhiyun * so the results are different on PA1.1 vs. PA2.0 when in narrow mode. 666*4882a593Smuzhiyun * 667*4882a593Smuzhiyun * Note also that there are unarchitected results available, which 668*4882a593Smuzhiyun * are hversion dependent. Do a "ser pim 0 hpmc" after rebooting, since 669*4882a593Smuzhiyun * the firmware is probably the best way of printing hversion dependent 670*4882a593Smuzhiyun * data. 671*4882a593Smuzhiyun */ 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun struct pdc_hpmc_pim_20 { /* PDC_PIM */ 674*4882a593Smuzhiyun unsigned long long gr[32]; 675*4882a593Smuzhiyun unsigned long long cr[32]; 676*4882a593Smuzhiyun unsigned long long sr[8]; 677*4882a593Smuzhiyun unsigned long long iasq_back; 678*4882a593Smuzhiyun unsigned long long iaoq_back; 679*4882a593Smuzhiyun unsigned int check_type; 680*4882a593Smuzhiyun unsigned int cpu_state; 681*4882a593Smuzhiyun unsigned int cache_check; 682*4882a593Smuzhiyun unsigned int tlb_check; 683*4882a593Smuzhiyun unsigned int bus_check; 684*4882a593Smuzhiyun unsigned int assists_check; 685*4882a593Smuzhiyun unsigned int assist_state; 686*4882a593Smuzhiyun unsigned int path_info; 687*4882a593Smuzhiyun unsigned long long responder_addr; 688*4882a593Smuzhiyun unsigned long long requestor_addr; 689*4882a593Smuzhiyun unsigned long long fr[32]; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun #endif /* !defined(__ASSEMBLY__) */ 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun #endif /* _UAPI_PARISC_PDC_H */ 695