1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_PARISC_ROPES_H_
3*4882a593Smuzhiyun #define _ASM_PARISC_ROPES_H_
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <asm/parisc-device.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifdef CONFIG_64BIT
8*4882a593Smuzhiyun /* "low end" PA8800 machines use ZX1 chipset: PAT PDC and only run 64-bit */
9*4882a593Smuzhiyun #define ZX1_SUPPORT
10*4882a593Smuzhiyun #endif
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
13*4882a593Smuzhiyun /* depends on proc fs support. But costs CPU performance */
14*4882a593Smuzhiyun #undef SBA_COLLECT_STATS
15*4882a593Smuzhiyun #endif
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun ** The number of pdir entries to "free" before issuing
19*4882a593Smuzhiyun ** a read to PCOM register to flush out PCOM writes.
20*4882a593Smuzhiyun ** Interacts with allocation granularity (ie 4 or 8 entries
21*4882a593Smuzhiyun ** allocated and free'd/purged at a time might make this
22*4882a593Smuzhiyun ** less interesting).
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #define DELAYED_RESOURCE_CNT 16
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define MAX_IOC 2 /* per Ike. Pluto/Astro only have 1. */
27*4882a593Smuzhiyun #define ROPES_PER_IOC 8 /* per Ike half or Pluto/Astro */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun struct ioc {
30*4882a593Smuzhiyun void __iomem *ioc_hpa; /* I/O MMU base address */
31*4882a593Smuzhiyun char *res_map; /* resource map, bit == pdir entry */
32*4882a593Smuzhiyun u64 *pdir_base; /* physical base address */
33*4882a593Smuzhiyun unsigned long ibase; /* pdir IOV Space base - shared w/lba_pci */
34*4882a593Smuzhiyun unsigned long imask; /* pdir IOV Space mask - shared w/lba_pci */
35*4882a593Smuzhiyun #ifdef ZX1_SUPPORT
36*4882a593Smuzhiyun unsigned long iovp_mask; /* help convert IOVA to IOVP */
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun unsigned long *res_hint; /* next avail IOVP - circular search */
39*4882a593Smuzhiyun spinlock_t res_lock;
40*4882a593Smuzhiyun unsigned int res_bitshift; /* from the LEFT! */
41*4882a593Smuzhiyun unsigned int res_size; /* size of resource map in bytes */
42*4882a593Smuzhiyun #ifdef SBA_HINT_SUPPORT
43*4882a593Smuzhiyun /* FIXME : DMA HINTs not used */
44*4882a593Smuzhiyun unsigned long hint_mask_pdir; /* bits used for DMA hints */
45*4882a593Smuzhiyun unsigned int hint_shift_pdir;
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun #if DELAYED_RESOURCE_CNT > 0
48*4882a593Smuzhiyun int saved_cnt;
49*4882a593Smuzhiyun struct sba_dma_pair {
50*4882a593Smuzhiyun dma_addr_t iova;
51*4882a593Smuzhiyun size_t size;
52*4882a593Smuzhiyun } saved[DELAYED_RESOURCE_CNT];
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #ifdef SBA_COLLECT_STATS
56*4882a593Smuzhiyun #define SBA_SEARCH_SAMPLE 0x100
57*4882a593Smuzhiyun unsigned long avg_search[SBA_SEARCH_SAMPLE];
58*4882a593Smuzhiyun unsigned long avg_idx; /* current index into avg_search */
59*4882a593Smuzhiyun unsigned long used_pages;
60*4882a593Smuzhiyun unsigned long msingle_calls;
61*4882a593Smuzhiyun unsigned long msingle_pages;
62*4882a593Smuzhiyun unsigned long msg_calls;
63*4882a593Smuzhiyun unsigned long msg_pages;
64*4882a593Smuzhiyun unsigned long usingle_calls;
65*4882a593Smuzhiyun unsigned long usingle_pages;
66*4882a593Smuzhiyun unsigned long usg_calls;
67*4882a593Smuzhiyun unsigned long usg_pages;
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun /* STUFF We don't need in performance path */
70*4882a593Smuzhiyun unsigned int pdir_size; /* in bytes, determined by IOV Space size */
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct sba_device {
74*4882a593Smuzhiyun struct sba_device *next; /* list of SBA's in system */
75*4882a593Smuzhiyun struct parisc_device *dev; /* dev found in bus walk */
76*4882a593Smuzhiyun const char *name;
77*4882a593Smuzhiyun void __iomem *sba_hpa; /* base address */
78*4882a593Smuzhiyun spinlock_t sba_lock;
79*4882a593Smuzhiyun unsigned int flags; /* state/functionality enabled */
80*4882a593Smuzhiyun unsigned int hw_rev; /* HW revision of chip */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun struct resource chip_resv; /* MMIO reserved for chip */
83*4882a593Smuzhiyun struct resource iommu_resv; /* MMIO reserved for iommu */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun unsigned int num_ioc; /* number of on-board IOC's */
86*4882a593Smuzhiyun struct ioc ioc[MAX_IOC];
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define ASTRO_RUNWAY_PORT 0x582
90*4882a593Smuzhiyun #define IKE_MERCED_PORT 0x803
91*4882a593Smuzhiyun #define REO_MERCED_PORT 0x804
92*4882a593Smuzhiyun #define REOG_MERCED_PORT 0x805
93*4882a593Smuzhiyun #define PLUTO_MCKINLEY_PORT 0x880
94*4882a593Smuzhiyun
IS_ASTRO(struct parisc_device * d)95*4882a593Smuzhiyun static inline int IS_ASTRO(struct parisc_device *d) {
96*4882a593Smuzhiyun return d->id.hversion == ASTRO_RUNWAY_PORT;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
IS_IKE(struct parisc_device * d)99*4882a593Smuzhiyun static inline int IS_IKE(struct parisc_device *d) {
100*4882a593Smuzhiyun return d->id.hversion == IKE_MERCED_PORT;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
IS_PLUTO(struct parisc_device * d)103*4882a593Smuzhiyun static inline int IS_PLUTO(struct parisc_device *d) {
104*4882a593Smuzhiyun return d->id.hversion == PLUTO_MCKINLEY_PORT;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define PLUTO_IOVA_BASE (1UL*1024*1024*1024) /* 1GB */
108*4882a593Smuzhiyun #define PLUTO_IOVA_SIZE (1UL*1024*1024*1024) /* 1GB */
109*4882a593Smuzhiyun #define PLUTO_GART_SIZE (PLUTO_IOVA_SIZE / 2)
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun #define SBA_PDIR_VALID_BIT 0x8000000000000000ULL
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun #define SBA_AGPGART_COOKIE 0x0000badbadc0ffeeULL
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define SBA_FUNC_ID 0x0000 /* function id */
116*4882a593Smuzhiyun #define SBA_FCLASS 0x0008 /* function class, bist, header, rev... */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define SBA_FUNC_SIZE 4096 /* SBA configuration function reg set */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #define ASTRO_IOC_OFFSET (32 * SBA_FUNC_SIZE)
121*4882a593Smuzhiyun #define PLUTO_IOC_OFFSET (1 * SBA_FUNC_SIZE)
122*4882a593Smuzhiyun /* Ike's IOC's occupy functions 2 and 3 */
123*4882a593Smuzhiyun #define IKE_IOC_OFFSET(p) ((p+2) * SBA_FUNC_SIZE)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define IOC_CTRL 0x8 /* IOC_CTRL offset */
126*4882a593Smuzhiyun #define IOC_CTRL_TC (1 << 0) /* TOC Enable */
127*4882a593Smuzhiyun #define IOC_CTRL_CE (1 << 1) /* Coalesce Enable */
128*4882a593Smuzhiyun #define IOC_CTRL_DE (1 << 2) /* Dillon Enable */
129*4882a593Smuzhiyun #define IOC_CTRL_RM (1 << 8) /* Real Mode */
130*4882a593Smuzhiyun #define IOC_CTRL_NC (1 << 9) /* Non Coherent Mode */
131*4882a593Smuzhiyun #define IOC_CTRL_D4 (1 << 11) /* Disable 4-byte coalescing */
132*4882a593Smuzhiyun #define IOC_CTRL_DD (1 << 13) /* Disable distr. LMMIO range coalescing */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun ** Offsets into MBIB (Function 0 on Ike and hopefully Astro)
136*4882a593Smuzhiyun ** Firmware programs this stuff. Don't touch it.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun #define LMMIO_DIRECT0_BASE 0x300
139*4882a593Smuzhiyun #define LMMIO_DIRECT0_MASK 0x308
140*4882a593Smuzhiyun #define LMMIO_DIRECT0_ROUTE 0x310
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define LMMIO_DIST_BASE 0x360
143*4882a593Smuzhiyun #define LMMIO_DIST_MASK 0x368
144*4882a593Smuzhiyun #define LMMIO_DIST_ROUTE 0x370
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define IOS_DIST_BASE 0x390
147*4882a593Smuzhiyun #define IOS_DIST_MASK 0x398
148*4882a593Smuzhiyun #define IOS_DIST_ROUTE 0x3A0
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #define IOS_DIRECT_BASE 0x3C0
151*4882a593Smuzhiyun #define IOS_DIRECT_MASK 0x3C8
152*4882a593Smuzhiyun #define IOS_DIRECT_ROUTE 0x3D0
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun ** Offsets into I/O TLB (Function 2 and 3 on Ike)
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun #define ROPE0_CTL 0x200 /* "regbus pci0" */
158*4882a593Smuzhiyun #define ROPE1_CTL 0x208
159*4882a593Smuzhiyun #define ROPE2_CTL 0x210
160*4882a593Smuzhiyun #define ROPE3_CTL 0x218
161*4882a593Smuzhiyun #define ROPE4_CTL 0x220
162*4882a593Smuzhiyun #define ROPE5_CTL 0x228
163*4882a593Smuzhiyun #define ROPE6_CTL 0x230
164*4882a593Smuzhiyun #define ROPE7_CTL 0x238
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define IOC_ROPE0_CFG 0x500 /* pluto only */
167*4882a593Smuzhiyun #define IOC_ROPE_AO 0x10 /* Allow "Relaxed Ordering" */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define HF_ENABLE 0x40
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define IOC_IBASE 0x300 /* IO TLB */
172*4882a593Smuzhiyun #define IOC_IMASK 0x308
173*4882a593Smuzhiyun #define IOC_PCOM 0x310
174*4882a593Smuzhiyun #define IOC_TCNFG 0x318
175*4882a593Smuzhiyun #define IOC_PDIR_BASE 0x320
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun ** IOC supports 4/8/16/64KB page sizes (see TCNFG register)
179*4882a593Smuzhiyun ** It's safer (avoid memory corruption) to keep DMA page mappings
180*4882a593Smuzhiyun ** equivalently sized to VM PAGE_SIZE.
181*4882a593Smuzhiyun **
182*4882a593Smuzhiyun ** We really can't avoid generating a new mapping for each
183*4882a593Smuzhiyun ** page since the Virtual Coherence Index has to be generated
184*4882a593Smuzhiyun ** and updated for each page.
185*4882a593Smuzhiyun **
186*4882a593Smuzhiyun ** PAGE_SIZE could be greater than IOVP_SIZE. But not the inverse.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun #define IOVP_SIZE PAGE_SIZE
189*4882a593Smuzhiyun #define IOVP_SHIFT PAGE_SHIFT
190*4882a593Smuzhiyun #define IOVP_MASK PAGE_MASK
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun #define SBA_PERF_CFG 0x708 /* Performance Counter stuff */
193*4882a593Smuzhiyun #define SBA_PERF_MASK1 0x718
194*4882a593Smuzhiyun #define SBA_PERF_MASK2 0x730
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun ** Offsets into PCI Performance Counters (functions 12 and 13)
198*4882a593Smuzhiyun ** Controlled by PERF registers in function 2 & 3 respectively.
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun #define SBA_PERF_CNT1 0x200
201*4882a593Smuzhiyun #define SBA_PERF_CNT2 0x208
202*4882a593Smuzhiyun #define SBA_PERF_CNT3 0x210
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun ** lba_device: Per instance Elroy data structure
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun struct lba_device {
208*4882a593Smuzhiyun struct pci_hba_data hba;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun spinlock_t lba_lock;
211*4882a593Smuzhiyun void *iosapic_obj;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun #ifdef CONFIG_64BIT
214*4882a593Smuzhiyun void __iomem *iop_base; /* PA_VIEW - for IO port accessor funcs */
215*4882a593Smuzhiyun #endif
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun int flags; /* state/functionality enabled */
218*4882a593Smuzhiyun int hw_rev; /* HW revision of chip */
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define ELROY_HVERS 0x782
222*4882a593Smuzhiyun #define MERCURY_HVERS 0x783
223*4882a593Smuzhiyun #define QUICKSILVER_HVERS 0x784
224*4882a593Smuzhiyun
IS_ELROY(struct parisc_device * d)225*4882a593Smuzhiyun static inline int IS_ELROY(struct parisc_device *d) {
226*4882a593Smuzhiyun return (d->id.hversion == ELROY_HVERS);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
IS_MERCURY(struct parisc_device * d)229*4882a593Smuzhiyun static inline int IS_MERCURY(struct parisc_device *d) {
230*4882a593Smuzhiyun return (d->id.hversion == MERCURY_HVERS);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
IS_QUICKSILVER(struct parisc_device * d)233*4882a593Smuzhiyun static inline int IS_QUICKSILVER(struct parisc_device *d) {
234*4882a593Smuzhiyun return (d->id.hversion == QUICKSILVER_HVERS);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
agp_mode_mercury(void __iomem * hpa)237*4882a593Smuzhiyun static inline int agp_mode_mercury(void __iomem *hpa) {
238*4882a593Smuzhiyun u64 bus_mode;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun bus_mode = readl(hpa + 0x0620);
241*4882a593Smuzhiyun if (bus_mode & 1)
242*4882a593Smuzhiyun return 1;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun ** I/O SAPIC init function
249*4882a593Smuzhiyun ** Caller knows where an I/O SAPIC is. LBA has an integrated I/O SAPIC.
250*4882a593Smuzhiyun ** Call setup as part of per instance initialization.
251*4882a593Smuzhiyun ** (ie *not* init_module() function unless only one is present.)
252*4882a593Smuzhiyun ** fixup_irq is to initialize PCI IRQ line support and
253*4882a593Smuzhiyun ** virtualize pcidev->irq value. To be called by pci_fixup_bus().
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun extern void *iosapic_register(unsigned long hpa);
256*4882a593Smuzhiyun extern int iosapic_fixup_irq(void *obj, struct pci_dev *pcidev);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define LBA_FUNC_ID 0x0000 /* function id */
259*4882a593Smuzhiyun #define LBA_FCLASS 0x0008 /* function class, bist, header, rev... */
260*4882a593Smuzhiyun #define LBA_CAPABLE 0x0030 /* capabilities register */
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun #define LBA_PCI_CFG_ADDR 0x0040 /* poke CFG address here */
263*4882a593Smuzhiyun #define LBA_PCI_CFG_DATA 0x0048 /* read or write data here */
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define LBA_PMC_MTLT 0x0050 /* Firmware sets this - read only. */
266*4882a593Smuzhiyun #define LBA_FW_SCRATCH 0x0058 /* Firmware writes the PCI bus number here. */
267*4882a593Smuzhiyun #define LBA_ERROR_ADDR 0x0070 /* On error, address gets logged here */
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #define LBA_ARB_MASK 0x0080 /* bit 0 enable arbitration. PAT/PDC enables */
270*4882a593Smuzhiyun #define LBA_ARB_PRI 0x0088 /* firmware sets this. */
271*4882a593Smuzhiyun #define LBA_ARB_MODE 0x0090 /* firmware sets this. */
272*4882a593Smuzhiyun #define LBA_ARB_MTLT 0x0098 /* firmware sets this. */
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun #define LBA_MOD_ID 0x0100 /* Module ID. PDC_PAT_CELL reports 4 */
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun #define LBA_STAT_CTL 0x0108 /* Status & Control */
277*4882a593Smuzhiyun #define LBA_BUS_RESET 0x01 /* Deassert PCI Bus Reset Signal */
278*4882a593Smuzhiyun #define CLEAR_ERRLOG 0x10 /* "Clear Error Log" cmd */
279*4882a593Smuzhiyun #define CLEAR_ERRLOG_ENABLE 0x20 /* "Clear Error Log" Enable */
280*4882a593Smuzhiyun #define HF_ENABLE 0x40 /* enable HF mode (default is -1 mode) */
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define LBA_LMMIO_BASE 0x0200 /* < 4GB I/O address range */
283*4882a593Smuzhiyun #define LBA_LMMIO_MASK 0x0208
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun #define LBA_GMMIO_BASE 0x0210 /* > 4GB I/O address range */
286*4882a593Smuzhiyun #define LBA_GMMIO_MASK 0x0218
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun #define LBA_WLMMIO_BASE 0x0220 /* All < 4GB ranges under the same *SBA* */
289*4882a593Smuzhiyun #define LBA_WLMMIO_MASK 0x0228
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define LBA_WGMMIO_BASE 0x0230 /* All > 4GB ranges under the same *SBA* */
292*4882a593Smuzhiyun #define LBA_WGMMIO_MASK 0x0238
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun #define LBA_IOS_BASE 0x0240 /* I/O port space for this LBA */
295*4882a593Smuzhiyun #define LBA_IOS_MASK 0x0248
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #define LBA_ELMMIO_BASE 0x0250 /* Extra LMMIO range */
298*4882a593Smuzhiyun #define LBA_ELMMIO_MASK 0x0258
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun #define LBA_EIOS_BASE 0x0260 /* Extra I/O port space */
301*4882a593Smuzhiyun #define LBA_EIOS_MASK 0x0268
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun #define LBA_GLOBAL_MASK 0x0270 /* Mercury only: Global Address Mask */
304*4882a593Smuzhiyun #define LBA_DMA_CTL 0x0278 /* firmware sets this */
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun #define LBA_IBASE 0x0300 /* SBA DMA support */
307*4882a593Smuzhiyun #define LBA_IMASK 0x0308
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* FIXME: ignore DMA Hint stuff until we can measure performance */
310*4882a593Smuzhiyun #define LBA_HINT_CFG 0x0310
311*4882a593Smuzhiyun #define LBA_HINT_BASE 0x0380 /* 14 registers at every 8 bytes. */
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #define LBA_BUS_MODE 0x0620
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* ERROR regs are needed for config cycle kluges */
316*4882a593Smuzhiyun #define LBA_ERROR_CONFIG 0x0680
317*4882a593Smuzhiyun #define LBA_SMART_MODE 0x20
318*4882a593Smuzhiyun #define LBA_ERROR_STATUS 0x0688
319*4882a593Smuzhiyun #define LBA_ROPE_CTL 0x06A0
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define LBA_IOSAPIC_BASE 0x800 /* Offset of IRQ logic */
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #endif /*_ASM_PARISC_ROPES_H_*/
324