xref: /OK3568_Linux_fs/kernel/arch/parisc/include/asm/pdcpat.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun #ifndef __PARISC_PATPDC_H
2*4882a593Smuzhiyun #define __PARISC_PATPDC_H
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
6*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
7*4882a593Smuzhiyun  * for more details.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2000 (c) Hewlett Packard (Paul Bame <bame()spam.parisc-linux.org>)
10*4882a593Smuzhiyun  * Copyright 2000,2004 (c) Grant Grundler <grundler()nahspam.parisc-linux.org>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define PDC_PAT_CELL           	64L   /* Interface for gaining and
15*4882a593Smuzhiyun                                          * manipulatin g cell state within PD */
16*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_NUMBER    0L   /* Return Cell number */
17*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_INFO      1L   /* Returns info about Cell */
18*4882a593Smuzhiyun #define PDC_PAT_CELL_MODULE        2L   /* Returns info about Module */
19*4882a593Smuzhiyun #define PDC_PAT_CELL_SET_ATTENTION 9L   /* Set Cell Attention indicator */
20*4882a593Smuzhiyun #define PDC_PAT_CELL_NUMBER_TO_LOC 10L   /* Cell Number -> Location */
21*4882a593Smuzhiyun #define PDC_PAT_CELL_WALK_FABRIC   11L   /* Walk the Fabric */
22*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_RDT_SIZE  12L   /* Return Route Distance Table Sizes */
23*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_RDT       13L   /* Return Route Distance Tables */
24*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_LOCAL_PDH_SZ 14L /* Read Local PDH Buffer Size */
25*4882a593Smuzhiyun #define PDC_PAT_CELL_SET_LOCAL_PDH    15L  /* Write Local PDH Buffer */
26*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_REMOTE_PDH_SZ 16L /* Return Remote PDH Buffer Size */
27*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_REMOTE_PDH 17L /* Read Remote PDH Buffer */
28*4882a593Smuzhiyun #define PDC_PAT_CELL_GET_DBG_INFO   128L  /* Return DBG Buffer Info */
29*4882a593Smuzhiyun #define PDC_PAT_CELL_CHANGE_ALIAS   129L  /* Change Non-Equivalent Alias Chacking */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun ** Arg to PDC_PAT_CELL_MODULE memaddr[4]
34*4882a593Smuzhiyun **
35*4882a593Smuzhiyun ** Addresses on the Merced Bus != all Runway Bus addresses.
36*4882a593Smuzhiyun ** This is intended for programming SBA/LBA chips range registers.
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun #define IO_VIEW      0UL
39*4882a593Smuzhiyun #define PA_VIEW      1UL
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* PDC_PAT_CELL_MODULE entity type values */
42*4882a593Smuzhiyun #define	PAT_ENTITY_CA	0	/* central agent */
43*4882a593Smuzhiyun #define	PAT_ENTITY_PROC	1	/* processor */
44*4882a593Smuzhiyun #define	PAT_ENTITY_MEM	2	/* memory controller */
45*4882a593Smuzhiyun #define	PAT_ENTITY_SBA	3	/* system bus adapter */
46*4882a593Smuzhiyun #define	PAT_ENTITY_LBA	4	/* local bus adapter */
47*4882a593Smuzhiyun #define	PAT_ENTITY_PBC	5	/* processor bus converter */
48*4882a593Smuzhiyun #define	PAT_ENTITY_XBC	6	/* crossbar fabric connect */
49*4882a593Smuzhiyun #define	PAT_ENTITY_RC	7	/* fabric interconnect */
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* PDC_PAT_CELL_MODULE address range type values */
52*4882a593Smuzhiyun #define PAT_PBNUM           0         /* PCI Bus Number */
53*4882a593Smuzhiyun #define PAT_LMMIO           1         /* < 4G MMIO Space */
54*4882a593Smuzhiyun #define PAT_GMMIO           2         /* > 4G MMIO Space */
55*4882a593Smuzhiyun #define PAT_NPIOP           3         /* Non Postable I/O Port Space */
56*4882a593Smuzhiyun #define PAT_PIOP            4         /* Postable I/O Port Space */
57*4882a593Smuzhiyun #define PAT_AHPA            5         /* Addional HPA Space */
58*4882a593Smuzhiyun #define PAT_UFO             6         /* HPA Space (UFO for Mariposa) */
59*4882a593Smuzhiyun #define PAT_GNIP            7         /* GNI Reserved Space */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* PDC PAT CHASSIS LOG -- Platform logging & forward progress functions */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define PDC_PAT_CHASSIS_LOG		65L
66*4882a593Smuzhiyun #define PDC_PAT_CHASSIS_WRITE_LOG    	0L /* Write Log Entry */
67*4882a593Smuzhiyun #define PDC_PAT_CHASSIS_READ_LOG     	1L /* Read  Log Entry */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* PDC PAT COMPLEX */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define PDC_PAT_COMPLEX			66L
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* PDC PAT CPU  -- CPU configuration within the protection domain */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define PDC_PAT_CPU                	67L
77*4882a593Smuzhiyun #define PDC_PAT_CPU_INFO            	0L /* Return CPU config info */
78*4882a593Smuzhiyun #define PDC_PAT_CPU_DELETE          	1L /* Delete CPU */
79*4882a593Smuzhiyun #define PDC_PAT_CPU_ADD             	2L /* Add    CPU */
80*4882a593Smuzhiyun #define PDC_PAT_CPU_GET_NUMBER      	3L /* Return CPU Number */
81*4882a593Smuzhiyun #define PDC_PAT_CPU_GET_HPA         	4L /* Return CPU HPA */
82*4882a593Smuzhiyun #define PDC_PAT_CPU_STOP            	5L /* Stop   CPU */
83*4882a593Smuzhiyun #define PDC_PAT_CPU_RENDEZVOUS      	6L /* Rendezvous CPU */
84*4882a593Smuzhiyun #define PDC_PAT_CPU_GET_CLOCK_INFO  	7L /* Return CPU Clock info */
85*4882a593Smuzhiyun #define PDC_PAT_CPU_GET_RENDEZVOUS_STATE 8L /* Return Rendezvous State */
86*4882a593Smuzhiyun #define PDC_PAT_CPU_PLUNGE_FABRIC 	128L /* Plunge Fabric */
87*4882a593Smuzhiyun #define PDC_PAT_CPU_UPDATE_CACHE_CLEANSING 129L /* Manipulate Cache
88*4882a593Smuzhiyun                                                  * Cleansing Mode */
89*4882a593Smuzhiyun /*  PDC PAT EVENT -- Platform Events */
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define PDC_PAT_EVENT              	68L
92*4882a593Smuzhiyun #define PDC_PAT_EVENT_GET_CAPS     	0L /* Get Capabilities */
93*4882a593Smuzhiyun #define PDC_PAT_EVENT_SET_MODE     	1L /* Set Notification Mode */
94*4882a593Smuzhiyun #define PDC_PAT_EVENT_SCAN         	2L /* Scan Event */
95*4882a593Smuzhiyun #define PDC_PAT_EVENT_HANDLE       	3L /* Handle Event */
96*4882a593Smuzhiyun #define PDC_PAT_EVENT_GET_NB_CALL  	4L /* Get Non-Blocking call Args */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*  PDC PAT HPMC -- Cause processor to go into spin loop, and wait
99*4882a593Smuzhiyun  *  			for wake up from Monarch Processor.
100*4882a593Smuzhiyun  */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define PDC_PAT_HPMC               70L
103*4882a593Smuzhiyun #define PDC_PAT_HPMC_RENDEZ_CPU     0L /* go into spin loop */
104*4882a593Smuzhiyun #define PDC_PAT_HPMC_SET_PARAMS     1L /* Allows OS to specify intr which PDC
105*4882a593Smuzhiyun                                         * will use to interrupt OS during
106*4882a593Smuzhiyun                                         * machine check rendezvous */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* parameters for PDC_PAT_HPMC_SET_PARAMS: */
109*4882a593Smuzhiyun #define HPMC_SET_PARAMS_INTR 	    1L /* Rendezvous Interrupt */
110*4882a593Smuzhiyun #define HPMC_SET_PARAMS_WAKE 	    2L /* Wake up processor */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*  PDC PAT IO  -- On-line services for I/O modules */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define PDC_PAT_IO                  71L
116*4882a593Smuzhiyun #define PDC_PAT_IO_GET_SLOT_STATUS   	5L /* Get Slot Status Info*/
117*4882a593Smuzhiyun #define PDC_PAT_IO_GET_LOC_FROM_HARDWARE 6L /* Get Physical Location from */
118*4882a593Smuzhiyun                                             /* Hardware Path */
119*4882a593Smuzhiyun #define PDC_PAT_IO_GET_HARDWARE_FROM_LOC 7L /* Get Hardware Path from
120*4882a593Smuzhiyun                                              * Physical Location */
121*4882a593Smuzhiyun #define PDC_PAT_IO_GET_PCI_CONFIG_FROM_HW 11L /* Get PCI Configuration
122*4882a593Smuzhiyun                                                * Address from Hardware Path */
123*4882a593Smuzhiyun #define PDC_PAT_IO_GET_HW_FROM_PCI_CONFIG 12L /* Get Hardware Path
124*4882a593Smuzhiyun                                                * from PCI Configuration Address */
125*4882a593Smuzhiyun #define PDC_PAT_IO_READ_HOST_BRIDGE_INFO 13L  /* Read Host Bridge State Info */
126*4882a593Smuzhiyun #define PDC_PAT_IO_CLEAR_HOST_BRIDGE_INFO 14L /* Clear Host Bridge State Info*/
127*4882a593Smuzhiyun #define PDC_PAT_IO_GET_PCI_ROUTING_TABLE_SIZE 15L /* Get PCI INT Routing Table
128*4882a593Smuzhiyun                                                    * Size */
129*4882a593Smuzhiyun #define PDC_PAT_IO_GET_PCI_ROUTING_TABLE  16L /* Get PCI INT Routing Table */
130*4882a593Smuzhiyun #define PDC_PAT_IO_GET_HINT_TABLE_SIZE 	17L /* Get Hint Table Size */
131*4882a593Smuzhiyun #define PDC_PAT_IO_GET_HINT_TABLE   	18L /* Get Hint Table */
132*4882a593Smuzhiyun #define PDC_PAT_IO_PCI_CONFIG_READ  	19L /* PCI Config Read */
133*4882a593Smuzhiyun #define PDC_PAT_IO_PCI_CONFIG_WRITE 	20L /* PCI Config Write */
134*4882a593Smuzhiyun #define PDC_PAT_IO_GET_NUM_IO_SLOTS 	21L /* Get Number of I/O Bay Slots in
135*4882a593Smuzhiyun                                        		  * Cabinet */
136*4882a593Smuzhiyun #define PDC_PAT_IO_GET_LOC_IO_SLOTS 	22L /* Get Physical Location of I/O */
137*4882a593Smuzhiyun                                    		     /* Bay Slots in Cabinet */
138*4882a593Smuzhiyun #define PDC_PAT_IO_BAY_STATUS_INFO  	28L /* Get I/O Bay Slot Status Info */
139*4882a593Smuzhiyun #define PDC_PAT_IO_GET_PROC_VIEW        29L /* Get Processor view of IO address */
140*4882a593Smuzhiyun #define PDC_PAT_IO_PROG_SBA_DIR_RANGE   30L /* Program directed range */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* PDC PAT MEM  -- Manage memory page deallocation */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define PDC_PAT_MEM            72L
146*4882a593Smuzhiyun #define PDC_PAT_MEM_PD_INFO     	0L /* Return PDT info for PD       */
147*4882a593Smuzhiyun #define PDC_PAT_MEM_PD_CLEAR    	1L /* Clear PDT for PD             */
148*4882a593Smuzhiyun #define PDC_PAT_MEM_PD_READ     	2L /* Read PDT entries for PD      */
149*4882a593Smuzhiyun #define PDC_PAT_MEM_PD_RESET    	3L /* Reset clear bit for PD       */
150*4882a593Smuzhiyun #define PDC_PAT_MEM_CELL_INFO   	5L /* Return PDT info For Cell     */
151*4882a593Smuzhiyun #define PDC_PAT_MEM_CELL_CLEAR  	6L /* Clear PDT For Cell           */
152*4882a593Smuzhiyun #define PDC_PAT_MEM_CELL_READ   	7L /* Read PDT entries For Cell    */
153*4882a593Smuzhiyun #define PDC_PAT_MEM_CELL_RESET  	8L /* Reset clear bit For Cell     */
154*4882a593Smuzhiyun #define PDC_PAT_MEM_SETGM		9L /* Set Good Memory value        */
155*4882a593Smuzhiyun #define PDC_PAT_MEM_ADD_PAGE		10L /* ADDs a page to the cell      */
156*4882a593Smuzhiyun #define PDC_PAT_MEM_ADDRESS		11L /* Get Physical Location From   */
157*4882a593Smuzhiyun 					    /* Memory Address               */
158*4882a593Smuzhiyun #define PDC_PAT_MEM_GET_TXT_SIZE   	12L /* Get Formatted Text Size   */
159*4882a593Smuzhiyun #define PDC_PAT_MEM_GET_PD_TXT     	13L /* Get PD Formatted Text     */
160*4882a593Smuzhiyun #define PDC_PAT_MEM_GET_CELL_TXT   	14L /* Get Cell Formatted Text   */
161*4882a593Smuzhiyun #define PDC_PAT_MEM_RD_STATE_INFO  	15L /* Read Mem Module State Info*/
162*4882a593Smuzhiyun #define PDC_PAT_MEM_CLR_STATE_INFO 	16L /*Clear Mem Module State Info*/
163*4882a593Smuzhiyun #define PDC_PAT_MEM_CLEAN_RANGE    	128L /*Clean Mem in specific range*/
164*4882a593Smuzhiyun #define PDC_PAT_MEM_GET_TBL_SIZE   	131L /* Get Memory Table Size     */
165*4882a593Smuzhiyun #define PDC_PAT_MEM_GET_TBL        	132L /* Get Memory Table          */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* PDC PAT NVOLATILE  --  Access Non-Volatile Memory */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define PDC_PAT_NVOLATILE	73L
171*4882a593Smuzhiyun #define PDC_PAT_NVOLATILE_READ		0L /* Read Non-Volatile Memory   */
172*4882a593Smuzhiyun #define PDC_PAT_NVOLATILE_WRITE		1L /* Write Non-Volatile Memory  */
173*4882a593Smuzhiyun #define PDC_PAT_NVOLATILE_GET_SIZE	2L /* Return size of NVM         */
174*4882a593Smuzhiyun #define PDC_PAT_NVOLATILE_VERIFY	3L /* Verify contents of NVM     */
175*4882a593Smuzhiyun #define PDC_PAT_NVOLATILE_INIT		4L /* Initialize NVM             */
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* PDC PAT PD */
178*4882a593Smuzhiyun #define PDC_PAT_PD		74L         /* Protection Domain Info   */
179*4882a593Smuzhiyun #define PDC_PAT_PD_GET_ADDR_MAP		0L  /* Get Address Map          */
180*4882a593Smuzhiyun #define PDC_PAT_PD_GET_PDC_INTERF_REV	1L  /* Get PDC Interface Revisions */
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_PDC_SERIALIZE	(1UL << 0)
183*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_PDC_POLLING	(1UL << 1)
184*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_PDC_NBC		(1UL << 2) /* non-blocking calls */
185*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_PDC_UFO		(1UL << 3)
186*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_PDC_IODC_32	(1UL << 4)
187*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_PDC_IODC_64	(1UL << 5)
188*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_PDC_HPMC_RENDEZ	(1UL << 6)
189*4882a593Smuzhiyun #define PDC_PAT_CAPABILITY_BIT_SIMULTANEOUS_PTLB (1UL << 7)
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /* PDC_PAT_PD_GET_ADDR_MAP entry types */
192*4882a593Smuzhiyun #define PAT_MEMORY_DESCRIPTOR		1
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* PDC_PAT_PD_GET_ADDR_MAP memory types */
195*4882a593Smuzhiyun #define PAT_MEMTYPE_MEMORY		0
196*4882a593Smuzhiyun #define PAT_MEMTYPE_FIRMWARE		4
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* PDC_PAT_PD_GET_ADDR_MAP memory usage */
199*4882a593Smuzhiyun #define PAT_MEMUSE_GENERAL		0
200*4882a593Smuzhiyun #define PAT_MEMUSE_GI			128
201*4882a593Smuzhiyun #define PAT_MEMUSE_GNI			129
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* PDC PAT REGISTER TOC */
204*4882a593Smuzhiyun #define PDC_PAT_REGISTER_TOC	75L
205*4882a593Smuzhiyun #define PDC_PAT_TOC_REGISTER_VECTOR	0L /* Register TOC Vector */
206*4882a593Smuzhiyun #define PDC_PAT_TOC_READ_VECTOR		1L /* Read TOC Vector     */
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* PDC PAT SYSTEM_INFO */
209*4882a593Smuzhiyun #define PDC_PAT_SYSTEM_INFO	76L
210*4882a593Smuzhiyun /* PDC_PAT_SYSTEM_INFO uses the same options as PDC_SYSTEM_INFO function. */
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #ifndef __ASSEMBLY__
213*4882a593Smuzhiyun #include <linux/types.h>
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #ifdef CONFIG_64BIT
216*4882a593Smuzhiyun #define is_pdc_pat()	(PDC_TYPE_PAT == pdc_type)
217*4882a593Smuzhiyun extern int pdc_pat_get_irt_size(unsigned long *num_entries, unsigned long cell_num);
218*4882a593Smuzhiyun extern int pdc_pat_get_irt(void *r_addr, unsigned long cell_num);
219*4882a593Smuzhiyun #else	/* ! CONFIG_64BIT */
220*4882a593Smuzhiyun /* No PAT support for 32-bit kernels...sorry */
221*4882a593Smuzhiyun #define is_pdc_pat()	(0)
222*4882a593Smuzhiyun #define pdc_pat_get_irt_size(num_entries, cell_numn)	PDC_BAD_PROC
223*4882a593Smuzhiyun #define pdc_pat_get_irt(r_addr, cell_num)		PDC_BAD_PROC
224*4882a593Smuzhiyun #endif	/* ! CONFIG_64BIT */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun struct pdc_pat_cell_num {
228*4882a593Smuzhiyun 	unsigned long cell_num;
229*4882a593Smuzhiyun 	unsigned long cell_loc;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct pdc_pat_cpu_num {
233*4882a593Smuzhiyun 	unsigned long cpu_num;
234*4882a593Smuzhiyun 	unsigned long cpu_loc;
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun struct pdc_pat_mem_retinfo { /* PDC_PAT_MEM/PDC_PAT_MEM_PD_INFO (return info) */
238*4882a593Smuzhiyun 	unsigned int ke;	/* bit 0: memory inside good memory? */
239*4882a593Smuzhiyun 	unsigned int current_pdt_entries:16;
240*4882a593Smuzhiyun 	unsigned int max_pdt_entries:16;
241*4882a593Smuzhiyun 	unsigned long Cs_bitmap;
242*4882a593Smuzhiyun 	unsigned long Ic_bitmap;
243*4882a593Smuzhiyun 	unsigned long good_mem;
244*4882a593Smuzhiyun 	unsigned long first_dbe_loc; /* first location of double bit error */
245*4882a593Smuzhiyun 	unsigned long clear_time; /* last PDT clear time (since Jan 1970) */
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun struct pdc_pat_mem_cell_pdt_retinfo { /* PDC_PAT_MEM/PDC_PAT_MEM_CELL_INFO */
249*4882a593Smuzhiyun 	u64 reserved:32;
250*4882a593Smuzhiyun 	u64 cs:1;		/* clear status: cleared since the last call? */
251*4882a593Smuzhiyun 	u64 current_pdt_entries:15;
252*4882a593Smuzhiyun 	u64 ic:1;		/* interleaving had to be changed ? */
253*4882a593Smuzhiyun 	u64 max_pdt_entries:15;
254*4882a593Smuzhiyun 	unsigned long good_mem;
255*4882a593Smuzhiyun 	unsigned long first_dbe_loc; /* first location of double bit error */
256*4882a593Smuzhiyun 	unsigned long clear_time; /* last PDT clear time (since Jan 1970) */
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun struct pdc_pat_mem_read_pd_retinfo { /* PDC_PAT_MEM/PDC_PAT_MEM_PD_READ */
261*4882a593Smuzhiyun 	unsigned long actual_count_bytes;
262*4882a593Smuzhiyun 	unsigned long pdt_entries;
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun struct pdc_pat_mem_phys_mem_location { /* PDC_PAT_MEM/PDC_PAT_MEM_ADDRESS */
266*4882a593Smuzhiyun 	u64 cabinet:8;
267*4882a593Smuzhiyun 	u64 ign1:8;
268*4882a593Smuzhiyun 	u64 ign2:8;
269*4882a593Smuzhiyun 	u64 cell_slot:8;
270*4882a593Smuzhiyun 	u64 ign3:8;
271*4882a593Smuzhiyun 	u64 dimm_slot:8; /* DIMM slot, e.g. 0x1A, 0x2B, show user hex value! */
272*4882a593Smuzhiyun 	u64 ign4:8;
273*4882a593Smuzhiyun 	u64 source:4; /* for mem: always 0x07 */
274*4882a593Smuzhiyun 	u64 source_detail:4; /* for mem: always 0x04 (SIMM or DIMM) */
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun struct pdc_pat_pd_addr_map_entry {
278*4882a593Smuzhiyun 	unsigned char entry_type;       /* 1 = Memory Descriptor Entry Type */
279*4882a593Smuzhiyun 	unsigned char reserve1[5];
280*4882a593Smuzhiyun 	unsigned char memory_type;
281*4882a593Smuzhiyun 	unsigned char memory_usage;
282*4882a593Smuzhiyun 	unsigned long paddr;
283*4882a593Smuzhiyun 	unsigned int  pages;            /* Length in 4K pages */
284*4882a593Smuzhiyun 	unsigned int  reserve2;
285*4882a593Smuzhiyun 	unsigned long cell_map;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /********************************************************************
289*4882a593Smuzhiyun * PDC_PAT_CELL[Return Cell Module] memaddr[0] conf_base_addr
290*4882a593Smuzhiyun * ----------------------------------------------------------
291*4882a593Smuzhiyun * Bit  0 to 51 - conf_base_addr
292*4882a593Smuzhiyun * Bit 52 to 62 - reserved
293*4882a593Smuzhiyun * Bit       63 - endianess bit
294*4882a593Smuzhiyun ********************************************************************/
295*4882a593Smuzhiyun #define PAT_GET_CBA(value) ((value) & 0xfffffffffffff000UL)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /********************************************************************
298*4882a593Smuzhiyun * PDC_PAT_CELL[Return Cell Module] memaddr[1] mod_info
299*4882a593Smuzhiyun * ----------------------------------------------------
300*4882a593Smuzhiyun * Bit  0 to  7 - entity type
301*4882a593Smuzhiyun *    0 = central agent,            1 = processor,
302*4882a593Smuzhiyun *    2 = memory controller,        3 = system bus adapter,
303*4882a593Smuzhiyun *    4 = local bus adapter,        5 = processor bus converter,
304*4882a593Smuzhiyun *    6 = crossbar fabric connect,  7 = fabric interconnect,
305*4882a593Smuzhiyun *    8 to 254 reserved,            255 = unknown.
306*4882a593Smuzhiyun * Bit  8 to 15 - DVI
307*4882a593Smuzhiyun * Bit 16 to 23 - IOC functions
308*4882a593Smuzhiyun * Bit 24 to 39 - reserved
309*4882a593Smuzhiyun * Bit 40 to 63 - mod_pages
310*4882a593Smuzhiyun *    number of 4K pages a module occupies starting at conf_base_addr
311*4882a593Smuzhiyun ********************************************************************/
312*4882a593Smuzhiyun #define PAT_GET_ENTITY(value)	(((value) >> 56) & 0xffUL)
313*4882a593Smuzhiyun #define PAT_GET_DVI(value)	(((value) >> 48) & 0xffUL)
314*4882a593Smuzhiyun #define PAT_GET_IOC(value)	(((value) >> 40) & 0xffUL)
315*4882a593Smuzhiyun #define PAT_GET_MOD_PAGES(value) ((value) & 0xffffffUL)
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun ** PDC_PAT_CELL_GET_INFO return block
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun typedef struct pdc_pat_cell_info_rtn_block {
322*4882a593Smuzhiyun 	unsigned long pdc_rev;
323*4882a593Smuzhiyun 	unsigned long capabilities; /* see PDC_PAT_CAPABILITY_BIT_* */
324*4882a593Smuzhiyun 	unsigned long reserved0[2];
325*4882a593Smuzhiyun 	unsigned long cell_info;	/* 0x20 */
326*4882a593Smuzhiyun 	unsigned long cell_phys_location;
327*4882a593Smuzhiyun 	unsigned long cpu_info;
328*4882a593Smuzhiyun 	unsigned long cpu_speed;
329*4882a593Smuzhiyun 	unsigned long io_chassis_phys_location;
330*4882a593Smuzhiyun 	unsigned long cell_io_information;
331*4882a593Smuzhiyun 	unsigned long reserved1[2];
332*4882a593Smuzhiyun 	unsigned long io_slot_info_size; /* 0x60 */
333*4882a593Smuzhiyun 	struct {
334*4882a593Smuzhiyun 		unsigned long header, info0, info1;
335*4882a593Smuzhiyun 		unsigned long phys_loc, hw_path;
336*4882a593Smuzhiyun 	} io_slot[16];
337*4882a593Smuzhiyun 	unsigned long cell_mem_size;	/* 0x2e8 */
338*4882a593Smuzhiyun 	unsigned long cell_dimm_info_size;
339*4882a593Smuzhiyun 	unsigned long dimm_info[16];
340*4882a593Smuzhiyun 	unsigned long fabric_info_size;	/* 0x3f8 */
341*4882a593Smuzhiyun 	struct {			/* 0x380 */
342*4882a593Smuzhiyun 		unsigned long fabric_info_xbc_port;
343*4882a593Smuzhiyun 		unsigned long rc_attached_to_xbc;
344*4882a593Smuzhiyun 	} xbc[8*4];
345*4882a593Smuzhiyun } pdc_pat_cell_info_rtn_block_t;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun /* FIXME: mod[508] should really be a union of the various mod components */
349*4882a593Smuzhiyun struct pdc_pat_cell_mod_maddr_block {	/* PDC_PAT_CELL_MODULE */
350*4882a593Smuzhiyun 	unsigned long cba;		/* func 0 cfg space address */
351*4882a593Smuzhiyun 	unsigned long mod_info;		/* module information */
352*4882a593Smuzhiyun 	unsigned long mod_location;	/* physical location of the module */
353*4882a593Smuzhiyun 	struct hardware_path mod_path;	/* module path (device path - layers) */
354*4882a593Smuzhiyun 	unsigned long mod[508];		/* PAT cell module components */
355*4882a593Smuzhiyun } __attribute__((aligned(8))) ;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun typedef struct pdc_pat_cell_mod_maddr_block pdc_pat_cell_mod_maddr_block_t;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun extern int pdc_pat_chassis_send_log(unsigned long status, unsigned long data);
361*4882a593Smuzhiyun extern int pdc_pat_cell_get_number(struct pdc_pat_cell_num *cell_info);
362*4882a593Smuzhiyun extern int pdc_pat_cell_info(struct pdc_pat_cell_info_rtn_block *info,
363*4882a593Smuzhiyun 		unsigned long *actcnt, unsigned long offset,
364*4882a593Smuzhiyun 		unsigned long cell_number);
365*4882a593Smuzhiyun extern int pdc_pat_cell_module(unsigned long *actcnt, unsigned long ploc,
366*4882a593Smuzhiyun 		unsigned long mod, unsigned long view_type, void *mem_addr);
367*4882a593Smuzhiyun extern int pdc_pat_cell_num_to_loc(void *, unsigned long);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun extern int pdc_pat_cpu_get_number(struct pdc_pat_cpu_num *cpu_info, unsigned long hpa);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun extern int pdc_pat_pd_get_addr_map(unsigned long *actual_len, void *mem_addr,
372*4882a593Smuzhiyun 		unsigned long count, unsigned long offset);
373*4882a593Smuzhiyun extern int pdc_pat_pd_get_pdc_revisions(unsigned long *legacy_rev,
374*4882a593Smuzhiyun 		unsigned long *pat_rev, unsigned long *pdc_cap);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun extern int pdc_pat_io_pci_cfg_read(unsigned long pci_addr, int pci_size, u32 *val);
377*4882a593Smuzhiyun extern int pdc_pat_io_pci_cfg_write(unsigned long pci_addr, int pci_size, u32 val);
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun extern int pdc_pat_mem_pdt_info(struct pdc_pat_mem_retinfo *rinfo);
380*4882a593Smuzhiyun extern int pdc_pat_mem_pdt_cell_info(struct pdc_pat_mem_cell_pdt_retinfo *rinfo,
381*4882a593Smuzhiyun 		unsigned long cell);
382*4882a593Smuzhiyun extern int pdc_pat_mem_read_cell_pdt(struct pdc_pat_mem_read_pd_retinfo *pret,
383*4882a593Smuzhiyun 		unsigned long *pdt_entries_ptr, unsigned long max_entries);
384*4882a593Smuzhiyun extern int pdc_pat_mem_read_pd_pdt(struct pdc_pat_mem_read_pd_retinfo *pret,
385*4882a593Smuzhiyun 		unsigned long *pdt_entries_ptr, unsigned long count,
386*4882a593Smuzhiyun 		unsigned long offset);
387*4882a593Smuzhiyun extern int pdc_pat_mem_get_dimm_phys_location(
388*4882a593Smuzhiyun                 struct pdc_pat_mem_phys_mem_location *pret,
389*4882a593Smuzhiyun                 unsigned long phys_addr);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun #endif /* ! __PARISC_PATPDC_H */
394