1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * OpenRISC Linux 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * SPR Definitions 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2000 Damjan Lampret 8*4882a593Smuzhiyun * Copyright (C) 2003 Matjaz Breskvar <phoenix@bsemi.com> 9*4882a593Smuzhiyun * Copyright (C) 2008, 2010 Embecosm Limited 10*4882a593Smuzhiyun * Copyright (C) 2010-2011 Jonas Bonn <jonas@southpole.se> 11*4882a593Smuzhiyun * et al. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * This file is part of OpenRISC 1000 Architectural Simulator. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifndef SPR_DEFS__H 17*4882a593Smuzhiyun #define SPR_DEFS__H 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* Definition of special-purpose registers (SPRs). */ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define MAX_GRPS (32) 22*4882a593Smuzhiyun #define MAX_SPRS_PER_GRP_BITS (11) 23*4882a593Smuzhiyun #define MAX_SPRS_PER_GRP (1 << MAX_SPRS_PER_GRP_BITS) 24*4882a593Smuzhiyun #define MAX_SPRS (0x10000) 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* Base addresses for the groups */ 27*4882a593Smuzhiyun #define SPRGROUP_SYS (0 << MAX_SPRS_PER_GRP_BITS) 28*4882a593Smuzhiyun #define SPRGROUP_DMMU (1 << MAX_SPRS_PER_GRP_BITS) 29*4882a593Smuzhiyun #define SPRGROUP_IMMU (2 << MAX_SPRS_PER_GRP_BITS) 30*4882a593Smuzhiyun #define SPRGROUP_DC (3 << MAX_SPRS_PER_GRP_BITS) 31*4882a593Smuzhiyun #define SPRGROUP_IC (4 << MAX_SPRS_PER_GRP_BITS) 32*4882a593Smuzhiyun #define SPRGROUP_MAC (5 << MAX_SPRS_PER_GRP_BITS) 33*4882a593Smuzhiyun #define SPRGROUP_D (6 << MAX_SPRS_PER_GRP_BITS) 34*4882a593Smuzhiyun #define SPRGROUP_PC (7 << MAX_SPRS_PER_GRP_BITS) 35*4882a593Smuzhiyun #define SPRGROUP_PM (8 << MAX_SPRS_PER_GRP_BITS) 36*4882a593Smuzhiyun #define SPRGROUP_PIC (9 << MAX_SPRS_PER_GRP_BITS) 37*4882a593Smuzhiyun #define SPRGROUP_TT (10 << MAX_SPRS_PER_GRP_BITS) 38*4882a593Smuzhiyun #define SPRGROUP_FP (11 << MAX_SPRS_PER_GRP_BITS) 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* System control and status group */ 41*4882a593Smuzhiyun #define SPR_VR (SPRGROUP_SYS + 0) 42*4882a593Smuzhiyun #define SPR_UPR (SPRGROUP_SYS + 1) 43*4882a593Smuzhiyun #define SPR_CPUCFGR (SPRGROUP_SYS + 2) 44*4882a593Smuzhiyun #define SPR_DMMUCFGR (SPRGROUP_SYS + 3) 45*4882a593Smuzhiyun #define SPR_IMMUCFGR (SPRGROUP_SYS + 4) 46*4882a593Smuzhiyun #define SPR_DCCFGR (SPRGROUP_SYS + 5) 47*4882a593Smuzhiyun #define SPR_ICCFGR (SPRGROUP_SYS + 6) 48*4882a593Smuzhiyun #define SPR_DCFGR (SPRGROUP_SYS + 7) 49*4882a593Smuzhiyun #define SPR_PCCFGR (SPRGROUP_SYS + 8) 50*4882a593Smuzhiyun #define SPR_VR2 (SPRGROUP_SYS + 9) 51*4882a593Smuzhiyun #define SPR_AVR (SPRGROUP_SYS + 10) 52*4882a593Smuzhiyun #define SPR_EVBAR (SPRGROUP_SYS + 11) 53*4882a593Smuzhiyun #define SPR_AECR (SPRGROUP_SYS + 12) 54*4882a593Smuzhiyun #define SPR_AESR (SPRGROUP_SYS + 13) 55*4882a593Smuzhiyun #define SPR_NPC (SPRGROUP_SYS + 16) /* CZ 21/06/01 */ 56*4882a593Smuzhiyun #define SPR_SR (SPRGROUP_SYS + 17) /* CZ 21/06/01 */ 57*4882a593Smuzhiyun #define SPR_PPC (SPRGROUP_SYS + 18) /* CZ 21/06/01 */ 58*4882a593Smuzhiyun #define SPR_FPCSR (SPRGROUP_SYS + 20) /* CZ 21/06/01 */ 59*4882a593Smuzhiyun #define SPR_EPCR_BASE (SPRGROUP_SYS + 32) /* CZ 21/06/01 */ 60*4882a593Smuzhiyun #define SPR_EPCR_LAST (SPRGROUP_SYS + 47) /* CZ 21/06/01 */ 61*4882a593Smuzhiyun #define SPR_EEAR_BASE (SPRGROUP_SYS + 48) 62*4882a593Smuzhiyun #define SPR_EEAR_LAST (SPRGROUP_SYS + 63) 63*4882a593Smuzhiyun #define SPR_ESR_BASE (SPRGROUP_SYS + 64) 64*4882a593Smuzhiyun #define SPR_ESR_LAST (SPRGROUP_SYS + 79) 65*4882a593Smuzhiyun #define SPR_COREID (SPRGROUP_SYS + 128) 66*4882a593Smuzhiyun #define SPR_NUMCORES (SPRGROUP_SYS + 129) 67*4882a593Smuzhiyun #define SPR_GPR_BASE (SPRGROUP_SYS + 1024) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* Data MMU group */ 70*4882a593Smuzhiyun #define SPR_DMMUCR (SPRGROUP_DMMU + 0) 71*4882a593Smuzhiyun #define SPR_DTLBEIR (SPRGROUP_DMMU + 2) 72*4882a593Smuzhiyun #define SPR_DTLBMR_BASE(WAY) (SPRGROUP_DMMU + 0x200 + (WAY) * 0x100) 73*4882a593Smuzhiyun #define SPR_DTLBMR_LAST(WAY) (SPRGROUP_DMMU + 0x27f + (WAY) * 0x100) 74*4882a593Smuzhiyun #define SPR_DTLBTR_BASE(WAY) (SPRGROUP_DMMU + 0x280 + (WAY) * 0x100) 75*4882a593Smuzhiyun #define SPR_DTLBTR_LAST(WAY) (SPRGROUP_DMMU + 0x2ff + (WAY) * 0x100) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* Instruction MMU group */ 78*4882a593Smuzhiyun #define SPR_IMMUCR (SPRGROUP_IMMU + 0) 79*4882a593Smuzhiyun #define SPR_ITLBEIR (SPRGROUP_IMMU + 2) 80*4882a593Smuzhiyun #define SPR_ITLBMR_BASE(WAY) (SPRGROUP_IMMU + 0x200 + (WAY) * 0x100) 81*4882a593Smuzhiyun #define SPR_ITLBMR_LAST(WAY) (SPRGROUP_IMMU + 0x27f + (WAY) * 0x100) 82*4882a593Smuzhiyun #define SPR_ITLBTR_BASE(WAY) (SPRGROUP_IMMU + 0x280 + (WAY) * 0x100) 83*4882a593Smuzhiyun #define SPR_ITLBTR_LAST(WAY) (SPRGROUP_IMMU + 0x2ff + (WAY) * 0x100) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* Data cache group */ 86*4882a593Smuzhiyun #define SPR_DCCR (SPRGROUP_DC + 0) 87*4882a593Smuzhiyun #define SPR_DCBPR (SPRGROUP_DC + 1) 88*4882a593Smuzhiyun #define SPR_DCBFR (SPRGROUP_DC + 2) 89*4882a593Smuzhiyun #define SPR_DCBIR (SPRGROUP_DC + 3) 90*4882a593Smuzhiyun #define SPR_DCBWR (SPRGROUP_DC + 4) 91*4882a593Smuzhiyun #define SPR_DCBLR (SPRGROUP_DC + 5) 92*4882a593Smuzhiyun #define SPR_DCR_BASE(WAY) (SPRGROUP_DC + 0x200 + (WAY) * 0x200) 93*4882a593Smuzhiyun #define SPR_DCR_LAST(WAY) (SPRGROUP_DC + 0x3ff + (WAY) * 0x200) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* Instruction cache group */ 96*4882a593Smuzhiyun #define SPR_ICCR (SPRGROUP_IC + 0) 97*4882a593Smuzhiyun #define SPR_ICBPR (SPRGROUP_IC + 1) 98*4882a593Smuzhiyun #define SPR_ICBIR (SPRGROUP_IC + 2) 99*4882a593Smuzhiyun #define SPR_ICBLR (SPRGROUP_IC + 3) 100*4882a593Smuzhiyun #define SPR_ICR_BASE(WAY) (SPRGROUP_IC + 0x200 + (WAY) * 0x200) 101*4882a593Smuzhiyun #define SPR_ICR_LAST(WAY) (SPRGROUP_IC + 0x3ff + (WAY) * 0x200) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun /* MAC group */ 104*4882a593Smuzhiyun #define SPR_MACLO (SPRGROUP_MAC + 1) 105*4882a593Smuzhiyun #define SPR_MACHI (SPRGROUP_MAC + 2) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun /* Debug group */ 108*4882a593Smuzhiyun #define SPR_DVR(N) (SPRGROUP_D + (N)) 109*4882a593Smuzhiyun #define SPR_DCR(N) (SPRGROUP_D + 8 + (N)) 110*4882a593Smuzhiyun #define SPR_DMR1 (SPRGROUP_D + 16) 111*4882a593Smuzhiyun #define SPR_DMR2 (SPRGROUP_D + 17) 112*4882a593Smuzhiyun #define SPR_DWCR0 (SPRGROUP_D + 18) 113*4882a593Smuzhiyun #define SPR_DWCR1 (SPRGROUP_D + 19) 114*4882a593Smuzhiyun #define SPR_DSR (SPRGROUP_D + 20) 115*4882a593Smuzhiyun #define SPR_DRR (SPRGROUP_D + 21) 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* Performance counters group */ 118*4882a593Smuzhiyun #define SPR_PCCR(N) (SPRGROUP_PC + (N)) 119*4882a593Smuzhiyun #define SPR_PCMR(N) (SPRGROUP_PC + 8 + (N)) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* Power management group */ 122*4882a593Smuzhiyun #define SPR_PMR (SPRGROUP_PM + 0) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* PIC group */ 125*4882a593Smuzhiyun #define SPR_PICMR (SPRGROUP_PIC + 0) 126*4882a593Smuzhiyun #define SPR_PICPR (SPRGROUP_PIC + 1) 127*4882a593Smuzhiyun #define SPR_PICSR (SPRGROUP_PIC + 2) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* Tick Timer group */ 130*4882a593Smuzhiyun #define SPR_TTMR (SPRGROUP_TT + 0) 131*4882a593Smuzhiyun #define SPR_TTCR (SPRGROUP_TT + 1) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * Bit definitions for the Version Register 135*4882a593Smuzhiyun * 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun #define SPR_VR_VER 0xff000000 /* Processor version */ 138*4882a593Smuzhiyun #define SPR_VR_CFG 0x00ff0000 /* Processor configuration */ 139*4882a593Smuzhiyun #define SPR_VR_RES 0x0000ffc0 /* Reserved */ 140*4882a593Smuzhiyun #define SPR_VR_REV 0x0000003f /* Processor revision */ 141*4882a593Smuzhiyun #define SPR_VR_UVRP 0x00000040 /* Updated Version Registers Present */ 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define SPR_VR_VER_OFF 24 144*4882a593Smuzhiyun #define SPR_VR_CFG_OFF 16 145*4882a593Smuzhiyun #define SPR_VR_REV_OFF 0 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* 148*4882a593Smuzhiyun * Bit definitions for the Version Register 2 149*4882a593Smuzhiyun */ 150*4882a593Smuzhiyun #define SPR_VR2_CPUID 0xff000000 /* Processor ID */ 151*4882a593Smuzhiyun #define SPR_VR2_VER 0x00ffffff /* Processor version */ 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun /* 154*4882a593Smuzhiyun * Bit definitions for the Unit Present Register 155*4882a593Smuzhiyun * 156*4882a593Smuzhiyun */ 157*4882a593Smuzhiyun #define SPR_UPR_UP 0x00000001 /* UPR present */ 158*4882a593Smuzhiyun #define SPR_UPR_DCP 0x00000002 /* Data cache present */ 159*4882a593Smuzhiyun #define SPR_UPR_ICP 0x00000004 /* Instruction cache present */ 160*4882a593Smuzhiyun #define SPR_UPR_DMP 0x00000008 /* Data MMU present */ 161*4882a593Smuzhiyun #define SPR_UPR_IMP 0x00000010 /* Instruction MMU present */ 162*4882a593Smuzhiyun #define SPR_UPR_MP 0x00000020 /* MAC present */ 163*4882a593Smuzhiyun #define SPR_UPR_DUP 0x00000040 /* Debug unit present */ 164*4882a593Smuzhiyun #define SPR_UPR_PCUP 0x00000080 /* Performance counters unit present */ 165*4882a593Smuzhiyun #define SPR_UPR_PICP 0x00000100 /* PIC present */ 166*4882a593Smuzhiyun #define SPR_UPR_PMP 0x00000200 /* Power management present */ 167*4882a593Smuzhiyun #define SPR_UPR_TTP 0x00000400 /* Tick timer present */ 168*4882a593Smuzhiyun #define SPR_UPR_RES 0x00fe0000 /* Reserved */ 169*4882a593Smuzhiyun #define SPR_UPR_CUP 0xff000000 /* Context units present */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun /* 172*4882a593Smuzhiyun * JPB: Bit definitions for the CPU configuration register 173*4882a593Smuzhiyun * 174*4882a593Smuzhiyun */ 175*4882a593Smuzhiyun #define SPR_CPUCFGR_NSGF 0x0000000f /* Number of shadow GPR files */ 176*4882a593Smuzhiyun #define SPR_CPUCFGR_CGF 0x00000010 /* Custom GPR file */ 177*4882a593Smuzhiyun #define SPR_CPUCFGR_OB32S 0x00000020 /* ORBIS32 supported */ 178*4882a593Smuzhiyun #define SPR_CPUCFGR_OB64S 0x00000040 /* ORBIS64 supported */ 179*4882a593Smuzhiyun #define SPR_CPUCFGR_OF32S 0x00000080 /* ORFPX32 supported */ 180*4882a593Smuzhiyun #define SPR_CPUCFGR_OF64S 0x00000100 /* ORFPX64 supported */ 181*4882a593Smuzhiyun #define SPR_CPUCFGR_OV64S 0x00000200 /* ORVDX64 supported */ 182*4882a593Smuzhiyun #define SPR_CPUCFGR_RES 0xfffffc00 /* Reserved */ 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun /* 185*4882a593Smuzhiyun * JPB: Bit definitions for the Debug configuration register and other 186*4882a593Smuzhiyun * constants. 187*4882a593Smuzhiyun * 188*4882a593Smuzhiyun */ 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define SPR_DCFGR_NDP 0x00000007 /* Number of matchpoints mask */ 191*4882a593Smuzhiyun #define SPR_DCFGR_NDP1 0x00000000 /* One matchpoint supported */ 192*4882a593Smuzhiyun #define SPR_DCFGR_NDP2 0x00000001 /* Two matchpoints supported */ 193*4882a593Smuzhiyun #define SPR_DCFGR_NDP3 0x00000002 /* Three matchpoints supported */ 194*4882a593Smuzhiyun #define SPR_DCFGR_NDP4 0x00000003 /* Four matchpoints supported */ 195*4882a593Smuzhiyun #define SPR_DCFGR_NDP5 0x00000004 /* Five matchpoints supported */ 196*4882a593Smuzhiyun #define SPR_DCFGR_NDP6 0x00000005 /* Six matchpoints supported */ 197*4882a593Smuzhiyun #define SPR_DCFGR_NDP7 0x00000006 /* Seven matchpoints supported */ 198*4882a593Smuzhiyun #define SPR_DCFGR_NDP8 0x00000007 /* Eight matchpoints supported */ 199*4882a593Smuzhiyun #define SPR_DCFGR_WPCI 0x00000008 /* Watchpoint counters implemented */ 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define MATCHPOINTS_TO_NDP(n) (1 == n ? SPR_DCFGR_NDP1 : \ 202*4882a593Smuzhiyun 2 == n ? SPR_DCFGR_NDP2 : \ 203*4882a593Smuzhiyun 3 == n ? SPR_DCFGR_NDP3 : \ 204*4882a593Smuzhiyun 4 == n ? SPR_DCFGR_NDP4 : \ 205*4882a593Smuzhiyun 5 == n ? SPR_DCFGR_NDP5 : \ 206*4882a593Smuzhiyun 6 == n ? SPR_DCFGR_NDP6 : \ 207*4882a593Smuzhiyun 7 == n ? SPR_DCFGR_NDP7 : SPR_DCFGR_NDP8) 208*4882a593Smuzhiyun #define MAX_MATCHPOINTS 8 209*4882a593Smuzhiyun #define MAX_WATCHPOINTS (MAX_MATCHPOINTS + 2) 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* 212*4882a593Smuzhiyun * Bit definitions for the Supervision Register 213*4882a593Smuzhiyun * 214*4882a593Smuzhiyun */ 215*4882a593Smuzhiyun #define SPR_SR_SM 0x00000001 /* Supervisor Mode */ 216*4882a593Smuzhiyun #define SPR_SR_TEE 0x00000002 /* Tick timer Exception Enable */ 217*4882a593Smuzhiyun #define SPR_SR_IEE 0x00000004 /* Interrupt Exception Enable */ 218*4882a593Smuzhiyun #define SPR_SR_DCE 0x00000008 /* Data Cache Enable */ 219*4882a593Smuzhiyun #define SPR_SR_ICE 0x00000010 /* Instruction Cache Enable */ 220*4882a593Smuzhiyun #define SPR_SR_DME 0x00000020 /* Data MMU Enable */ 221*4882a593Smuzhiyun #define SPR_SR_IME 0x00000040 /* Instruction MMU Enable */ 222*4882a593Smuzhiyun #define SPR_SR_LEE 0x00000080 /* Little Endian Enable */ 223*4882a593Smuzhiyun #define SPR_SR_CE 0x00000100 /* CID Enable */ 224*4882a593Smuzhiyun #define SPR_SR_F 0x00000200 /* Condition Flag */ 225*4882a593Smuzhiyun #define SPR_SR_CY 0x00000400 /* Carry flag */ 226*4882a593Smuzhiyun #define SPR_SR_OV 0x00000800 /* Overflow flag */ 227*4882a593Smuzhiyun #define SPR_SR_OVE 0x00001000 /* Overflow flag Exception */ 228*4882a593Smuzhiyun #define SPR_SR_DSX 0x00002000 /* Delay Slot Exception */ 229*4882a593Smuzhiyun #define SPR_SR_EPH 0x00004000 /* Exception Prefix High */ 230*4882a593Smuzhiyun #define SPR_SR_FO 0x00008000 /* Fixed one */ 231*4882a593Smuzhiyun #define SPR_SR_SUMRA 0x00010000 /* Supervisor SPR read access */ 232*4882a593Smuzhiyun #define SPR_SR_RES 0x0ffe0000 /* Reserved */ 233*4882a593Smuzhiyun #define SPR_SR_CID 0xf0000000 /* Context ID */ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* 236*4882a593Smuzhiyun * Bit definitions for the Data MMU Control Register 237*4882a593Smuzhiyun * 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun #define SPR_DMMUCR_P2S 0x0000003e /* Level 2 Page Size */ 240*4882a593Smuzhiyun #define SPR_DMMUCR_P1S 0x000007c0 /* Level 1 Page Size */ 241*4882a593Smuzhiyun #define SPR_DMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */ 242*4882a593Smuzhiyun #define SPR_DMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */ 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun /* 245*4882a593Smuzhiyun * Bit definitions for the Instruction MMU Control Register 246*4882a593Smuzhiyun * 247*4882a593Smuzhiyun */ 248*4882a593Smuzhiyun #define SPR_IMMUCR_P2S 0x0000003e /* Level 2 Page Size */ 249*4882a593Smuzhiyun #define SPR_IMMUCR_P1S 0x000007c0 /* Level 1 Page Size */ 250*4882a593Smuzhiyun #define SPR_IMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */ 251*4882a593Smuzhiyun #define SPR_IMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */ 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* 254*4882a593Smuzhiyun * Bit definitions for the Data TLB Match Register 255*4882a593Smuzhiyun * 256*4882a593Smuzhiyun */ 257*4882a593Smuzhiyun #define SPR_DTLBMR_V 0x00000001 /* Valid */ 258*4882a593Smuzhiyun #define SPR_DTLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */ 259*4882a593Smuzhiyun #define SPR_DTLBMR_CID 0x0000003c /* Context ID */ 260*4882a593Smuzhiyun #define SPR_DTLBMR_LRU 0x000000c0 /* Least Recently Used */ 261*4882a593Smuzhiyun #define SPR_DTLBMR_VPN 0xfffff000 /* Virtual Page Number */ 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* 264*4882a593Smuzhiyun * Bit definitions for the Data TLB Translate Register 265*4882a593Smuzhiyun * 266*4882a593Smuzhiyun */ 267*4882a593Smuzhiyun #define SPR_DTLBTR_CC 0x00000001 /* Cache Coherency */ 268*4882a593Smuzhiyun #define SPR_DTLBTR_CI 0x00000002 /* Cache Inhibit */ 269*4882a593Smuzhiyun #define SPR_DTLBTR_WBC 0x00000004 /* Write-Back Cache */ 270*4882a593Smuzhiyun #define SPR_DTLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */ 271*4882a593Smuzhiyun #define SPR_DTLBTR_A 0x00000010 /* Accessed */ 272*4882a593Smuzhiyun #define SPR_DTLBTR_D 0x00000020 /* Dirty */ 273*4882a593Smuzhiyun #define SPR_DTLBTR_URE 0x00000040 /* User Read Enable */ 274*4882a593Smuzhiyun #define SPR_DTLBTR_UWE 0x00000080 /* User Write Enable */ 275*4882a593Smuzhiyun #define SPR_DTLBTR_SRE 0x00000100 /* Supervisor Read Enable */ 276*4882a593Smuzhiyun #define SPR_DTLBTR_SWE 0x00000200 /* Supervisor Write Enable */ 277*4882a593Smuzhiyun #define SPR_DTLBTR_PPN 0xfffff000 /* Physical Page Number */ 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* 280*4882a593Smuzhiyun * Bit definitions for the Instruction TLB Match Register 281*4882a593Smuzhiyun * 282*4882a593Smuzhiyun */ 283*4882a593Smuzhiyun #define SPR_ITLBMR_V 0x00000001 /* Valid */ 284*4882a593Smuzhiyun #define SPR_ITLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */ 285*4882a593Smuzhiyun #define SPR_ITLBMR_CID 0x0000003c /* Context ID */ 286*4882a593Smuzhiyun #define SPR_ITLBMR_LRU 0x000000c0 /* Least Recently Used */ 287*4882a593Smuzhiyun #define SPR_ITLBMR_VPN 0xfffff000 /* Virtual Page Number */ 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* 290*4882a593Smuzhiyun * Bit definitions for the Instruction TLB Translate Register 291*4882a593Smuzhiyun * 292*4882a593Smuzhiyun */ 293*4882a593Smuzhiyun #define SPR_ITLBTR_CC 0x00000001 /* Cache Coherency */ 294*4882a593Smuzhiyun #define SPR_ITLBTR_CI 0x00000002 /* Cache Inhibit */ 295*4882a593Smuzhiyun #define SPR_ITLBTR_WBC 0x00000004 /* Write-Back Cache */ 296*4882a593Smuzhiyun #define SPR_ITLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */ 297*4882a593Smuzhiyun #define SPR_ITLBTR_A 0x00000010 /* Accessed */ 298*4882a593Smuzhiyun #define SPR_ITLBTR_D 0x00000020 /* Dirty */ 299*4882a593Smuzhiyun #define SPR_ITLBTR_SXE 0x00000040 /* User Read Enable */ 300*4882a593Smuzhiyun #define SPR_ITLBTR_UXE 0x00000080 /* User Write Enable */ 301*4882a593Smuzhiyun #define SPR_ITLBTR_PPN 0xfffff000 /* Physical Page Number */ 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* 304*4882a593Smuzhiyun * Bit definitions for Data Cache Control register 305*4882a593Smuzhiyun * 306*4882a593Smuzhiyun */ 307*4882a593Smuzhiyun #define SPR_DCCR_EW 0x000000ff /* Enable ways */ 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun /* 310*4882a593Smuzhiyun * Bit definitions for Insn Cache Control register 311*4882a593Smuzhiyun * 312*4882a593Smuzhiyun */ 313*4882a593Smuzhiyun #define SPR_ICCR_EW 0x000000ff /* Enable ways */ 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun /* 316*4882a593Smuzhiyun * Bit definitions for Data Cache Configuration Register 317*4882a593Smuzhiyun * 318*4882a593Smuzhiyun */ 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define SPR_DCCFGR_NCW 0x00000007 321*4882a593Smuzhiyun #define SPR_DCCFGR_NCS 0x00000078 322*4882a593Smuzhiyun #define SPR_DCCFGR_CBS 0x00000080 323*4882a593Smuzhiyun #define SPR_DCCFGR_CWS 0x00000100 324*4882a593Smuzhiyun #define SPR_DCCFGR_CCRI 0x00000200 325*4882a593Smuzhiyun #define SPR_DCCFGR_CBIRI 0x00000400 326*4882a593Smuzhiyun #define SPR_DCCFGR_CBPRI 0x00000800 327*4882a593Smuzhiyun #define SPR_DCCFGR_CBLRI 0x00001000 328*4882a593Smuzhiyun #define SPR_DCCFGR_CBFRI 0x00002000 329*4882a593Smuzhiyun #define SPR_DCCFGR_CBWBRI 0x00004000 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define SPR_DCCFGR_NCW_OFF 0 332*4882a593Smuzhiyun #define SPR_DCCFGR_NCS_OFF 3 333*4882a593Smuzhiyun #define SPR_DCCFGR_CBS_OFF 7 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun /* 336*4882a593Smuzhiyun * Bit definitions for Instruction Cache Configuration Register 337*4882a593Smuzhiyun * 338*4882a593Smuzhiyun */ 339*4882a593Smuzhiyun #define SPR_ICCFGR_NCW 0x00000007 340*4882a593Smuzhiyun #define SPR_ICCFGR_NCS 0x00000078 341*4882a593Smuzhiyun #define SPR_ICCFGR_CBS 0x00000080 342*4882a593Smuzhiyun #define SPR_ICCFGR_CCRI 0x00000200 343*4882a593Smuzhiyun #define SPR_ICCFGR_CBIRI 0x00000400 344*4882a593Smuzhiyun #define SPR_ICCFGR_CBPRI 0x00000800 345*4882a593Smuzhiyun #define SPR_ICCFGR_CBLRI 0x00001000 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun #define SPR_ICCFGR_NCW_OFF 0 348*4882a593Smuzhiyun #define SPR_ICCFGR_NCS_OFF 3 349*4882a593Smuzhiyun #define SPR_ICCFGR_CBS_OFF 7 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun /* 352*4882a593Smuzhiyun * Bit definitions for Data MMU Configuration Register 353*4882a593Smuzhiyun * 354*4882a593Smuzhiyun */ 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define SPR_DMMUCFGR_NTW 0x00000003 357*4882a593Smuzhiyun #define SPR_DMMUCFGR_NTS 0x0000001C 358*4882a593Smuzhiyun #define SPR_DMMUCFGR_NAE 0x000000E0 359*4882a593Smuzhiyun #define SPR_DMMUCFGR_CRI 0x00000100 360*4882a593Smuzhiyun #define SPR_DMMUCFGR_PRI 0x00000200 361*4882a593Smuzhiyun #define SPR_DMMUCFGR_TEIRI 0x00000400 362*4882a593Smuzhiyun #define SPR_DMMUCFGR_HTR 0x00000800 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define SPR_DMMUCFGR_NTW_OFF 0 365*4882a593Smuzhiyun #define SPR_DMMUCFGR_NTS_OFF 2 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun /* 368*4882a593Smuzhiyun * Bit definitions for Instruction MMU Configuration Register 369*4882a593Smuzhiyun * 370*4882a593Smuzhiyun */ 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun #define SPR_IMMUCFGR_NTW 0x00000003 373*4882a593Smuzhiyun #define SPR_IMMUCFGR_NTS 0x0000001C 374*4882a593Smuzhiyun #define SPR_IMMUCFGR_NAE 0x000000E0 375*4882a593Smuzhiyun #define SPR_IMMUCFGR_CRI 0x00000100 376*4882a593Smuzhiyun #define SPR_IMMUCFGR_PRI 0x00000200 377*4882a593Smuzhiyun #define SPR_IMMUCFGR_TEIRI 0x00000400 378*4882a593Smuzhiyun #define SPR_IMMUCFGR_HTR 0x00000800 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define SPR_IMMUCFGR_NTW_OFF 0 381*4882a593Smuzhiyun #define SPR_IMMUCFGR_NTS_OFF 2 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun /* 384*4882a593Smuzhiyun * Bit definitions for Debug Control registers 385*4882a593Smuzhiyun * 386*4882a593Smuzhiyun */ 387*4882a593Smuzhiyun #define SPR_DCR_DP 0x00000001 /* DVR/DCR present */ 388*4882a593Smuzhiyun #define SPR_DCR_CC 0x0000000e /* Compare condition */ 389*4882a593Smuzhiyun #define SPR_DCR_SC 0x00000010 /* Signed compare */ 390*4882a593Smuzhiyun #define SPR_DCR_CT 0x000000e0 /* Compare to */ 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun /* Bit results with SPR_DCR_CC mask */ 393*4882a593Smuzhiyun #define SPR_DCR_CC_MASKED 0x00000000 394*4882a593Smuzhiyun #define SPR_DCR_CC_EQUAL 0x00000002 395*4882a593Smuzhiyun #define SPR_DCR_CC_LESS 0x00000004 396*4882a593Smuzhiyun #define SPR_DCR_CC_LESSE 0x00000006 397*4882a593Smuzhiyun #define SPR_DCR_CC_GREAT 0x00000008 398*4882a593Smuzhiyun #define SPR_DCR_CC_GREATE 0x0000000a 399*4882a593Smuzhiyun #define SPR_DCR_CC_NEQUAL 0x0000000c 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* Bit results with SPR_DCR_CT mask */ 402*4882a593Smuzhiyun #define SPR_DCR_CT_DISABLED 0x00000000 403*4882a593Smuzhiyun #define SPR_DCR_CT_IFEA 0x00000020 404*4882a593Smuzhiyun #define SPR_DCR_CT_LEA 0x00000040 405*4882a593Smuzhiyun #define SPR_DCR_CT_SEA 0x00000060 406*4882a593Smuzhiyun #define SPR_DCR_CT_LD 0x00000080 407*4882a593Smuzhiyun #define SPR_DCR_CT_SD 0x000000a0 408*4882a593Smuzhiyun #define SPR_DCR_CT_LSEA 0x000000c0 409*4882a593Smuzhiyun #define SPR_DCR_CT_LSD 0x000000e0 410*4882a593Smuzhiyun /* SPR_DCR_CT_LSD doesn't seem to be implemented anywhere in or1ksim. 2004-1-30 HP */ 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun /* 413*4882a593Smuzhiyun * Bit definitions for Debug Mode 1 register 414*4882a593Smuzhiyun * 415*4882a593Smuzhiyun */ 416*4882a593Smuzhiyun #define SPR_DMR1_CW 0x000fffff /* Chain register pair data */ 417*4882a593Smuzhiyun #define SPR_DMR1_CW0_AND 0x00000001 418*4882a593Smuzhiyun #define SPR_DMR1_CW0_OR 0x00000002 419*4882a593Smuzhiyun #define SPR_DMR1_CW0 (SPR_DMR1_CW0_AND | SPR_DMR1_CW0_OR) 420*4882a593Smuzhiyun #define SPR_DMR1_CW1_AND 0x00000004 421*4882a593Smuzhiyun #define SPR_DMR1_CW1_OR 0x00000008 422*4882a593Smuzhiyun #define SPR_DMR1_CW1 (SPR_DMR1_CW1_AND | SPR_DMR1_CW1_OR) 423*4882a593Smuzhiyun #define SPR_DMR1_CW2_AND 0x00000010 424*4882a593Smuzhiyun #define SPR_DMR1_CW2_OR 0x00000020 425*4882a593Smuzhiyun #define SPR_DMR1_CW2 (SPR_DMR1_CW2_AND | SPR_DMR1_CW2_OR) 426*4882a593Smuzhiyun #define SPR_DMR1_CW3_AND 0x00000040 427*4882a593Smuzhiyun #define SPR_DMR1_CW3_OR 0x00000080 428*4882a593Smuzhiyun #define SPR_DMR1_CW3 (SPR_DMR1_CW3_AND | SPR_DMR1_CW3_OR) 429*4882a593Smuzhiyun #define SPR_DMR1_CW4_AND 0x00000100 430*4882a593Smuzhiyun #define SPR_DMR1_CW4_OR 0x00000200 431*4882a593Smuzhiyun #define SPR_DMR1_CW4 (SPR_DMR1_CW4_AND | SPR_DMR1_CW4_OR) 432*4882a593Smuzhiyun #define SPR_DMR1_CW5_AND 0x00000400 433*4882a593Smuzhiyun #define SPR_DMR1_CW5_OR 0x00000800 434*4882a593Smuzhiyun #define SPR_DMR1_CW5 (SPR_DMR1_CW5_AND | SPR_DMR1_CW5_OR) 435*4882a593Smuzhiyun #define SPR_DMR1_CW6_AND 0x00001000 436*4882a593Smuzhiyun #define SPR_DMR1_CW6_OR 0x00002000 437*4882a593Smuzhiyun #define SPR_DMR1_CW6 (SPR_DMR1_CW6_AND | SPR_DMR1_CW6_OR) 438*4882a593Smuzhiyun #define SPR_DMR1_CW7_AND 0x00004000 439*4882a593Smuzhiyun #define SPR_DMR1_CW7_OR 0x00008000 440*4882a593Smuzhiyun #define SPR_DMR1_CW7 (SPR_DMR1_CW7_AND | SPR_DMR1_CW7_OR) 441*4882a593Smuzhiyun #define SPR_DMR1_CW8_AND 0x00010000 442*4882a593Smuzhiyun #define SPR_DMR1_CW8_OR 0x00020000 443*4882a593Smuzhiyun #define SPR_DMR1_CW8 (SPR_DMR1_CW8_AND | SPR_DMR1_CW8_OR) 444*4882a593Smuzhiyun #define SPR_DMR1_CW9_AND 0x00040000 445*4882a593Smuzhiyun #define SPR_DMR1_CW9_OR 0x00080000 446*4882a593Smuzhiyun #define SPR_DMR1_CW9 (SPR_DMR1_CW9_AND | SPR_DMR1_CW9_OR) 447*4882a593Smuzhiyun #define SPR_DMR1_RES1 0x00300000 /* Reserved */ 448*4882a593Smuzhiyun #define SPR_DMR1_ST 0x00400000 /* Single-step trace*/ 449*4882a593Smuzhiyun #define SPR_DMR1_BT 0x00800000 /* Branch trace */ 450*4882a593Smuzhiyun #define SPR_DMR1_RES2 0xff000000 /* Reserved */ 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun /* 453*4882a593Smuzhiyun * Bit definitions for Debug Mode 2 register. AWTC and WGB corrected by JPB 454*4882a593Smuzhiyun * 455*4882a593Smuzhiyun */ 456*4882a593Smuzhiyun #define SPR_DMR2_WCE0 0x00000001 /* Watchpoint counter 0 enable */ 457*4882a593Smuzhiyun #define SPR_DMR2_WCE1 0x00000002 /* Watchpoint counter 0 enable */ 458*4882a593Smuzhiyun #define SPR_DMR2_AWTC 0x00000ffc /* Assign watchpoints to counters */ 459*4882a593Smuzhiyun #define SPR_DMR2_AWTC_OFF 2 /* Bit offset to AWTC field */ 460*4882a593Smuzhiyun #define SPR_DMR2_WGB 0x003ff000 /* Watchpoints generating breakpoint */ 461*4882a593Smuzhiyun #define SPR_DMR2_WGB_OFF 12 /* Bit offset to WGB field */ 462*4882a593Smuzhiyun #define SPR_DMR2_WBS 0xffc00000 /* JPB: Watchpoint status */ 463*4882a593Smuzhiyun #define SPR_DMR2_WBS_OFF 22 /* Bit offset to WBS field */ 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun /* 466*4882a593Smuzhiyun * Bit definitions for Debug watchpoint counter registers 467*4882a593Smuzhiyun * 468*4882a593Smuzhiyun */ 469*4882a593Smuzhiyun #define SPR_DWCR_COUNT 0x0000ffff /* Count */ 470*4882a593Smuzhiyun #define SPR_DWCR_MATCH 0xffff0000 /* Match */ 471*4882a593Smuzhiyun #define SPR_DWCR_MATCH_OFF 16 /* Match bit offset */ 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun /* 474*4882a593Smuzhiyun * Bit definitions for Debug stop register 475*4882a593Smuzhiyun * 476*4882a593Smuzhiyun */ 477*4882a593Smuzhiyun #define SPR_DSR_RSTE 0x00000001 /* Reset exception */ 478*4882a593Smuzhiyun #define SPR_DSR_BUSEE 0x00000002 /* Bus error exception */ 479*4882a593Smuzhiyun #define SPR_DSR_DPFE 0x00000004 /* Data Page Fault exception */ 480*4882a593Smuzhiyun #define SPR_DSR_IPFE 0x00000008 /* Insn Page Fault exception */ 481*4882a593Smuzhiyun #define SPR_DSR_TTE 0x00000010 /* Tick Timer exception */ 482*4882a593Smuzhiyun #define SPR_DSR_AE 0x00000020 /* Alignment exception */ 483*4882a593Smuzhiyun #define SPR_DSR_IIE 0x00000040 /* Illegal Instruction exception */ 484*4882a593Smuzhiyun #define SPR_DSR_IE 0x00000080 /* Interrupt exception */ 485*4882a593Smuzhiyun #define SPR_DSR_DME 0x00000100 /* DTLB miss exception */ 486*4882a593Smuzhiyun #define SPR_DSR_IME 0x00000200 /* ITLB miss exception */ 487*4882a593Smuzhiyun #define SPR_DSR_RE 0x00000400 /* Range exception */ 488*4882a593Smuzhiyun #define SPR_DSR_SCE 0x00000800 /* System call exception */ 489*4882a593Smuzhiyun #define SPR_DSR_FPE 0x00001000 /* Floating Point Exception */ 490*4882a593Smuzhiyun #define SPR_DSR_TE 0x00002000 /* Trap exception */ 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun /* 493*4882a593Smuzhiyun * Bit definitions for Debug reason register 494*4882a593Smuzhiyun * 495*4882a593Smuzhiyun */ 496*4882a593Smuzhiyun #define SPR_DRR_RSTE 0x00000001 /* Reset exception */ 497*4882a593Smuzhiyun #define SPR_DRR_BUSEE 0x00000002 /* Bus error exception */ 498*4882a593Smuzhiyun #define SPR_DRR_DPFE 0x00000004 /* Data Page Fault exception */ 499*4882a593Smuzhiyun #define SPR_DRR_IPFE 0x00000008 /* Insn Page Fault exception */ 500*4882a593Smuzhiyun #define SPR_DRR_TTE 0x00000010 /* Tick Timer exception */ 501*4882a593Smuzhiyun #define SPR_DRR_AE 0x00000020 /* Alignment exception */ 502*4882a593Smuzhiyun #define SPR_DRR_IIE 0x00000040 /* Illegal Instruction exception */ 503*4882a593Smuzhiyun #define SPR_DRR_IE 0x00000080 /* Interrupt exception */ 504*4882a593Smuzhiyun #define SPR_DRR_DME 0x00000100 /* DTLB miss exception */ 505*4882a593Smuzhiyun #define SPR_DRR_IME 0x00000200 /* ITLB miss exception */ 506*4882a593Smuzhiyun #define SPR_DRR_RE 0x00000400 /* Range exception */ 507*4882a593Smuzhiyun #define SPR_DRR_SCE 0x00000800 /* System call exception */ 508*4882a593Smuzhiyun #define SPR_DRR_FPE 0x00001000 /* Floating Point Exception */ 509*4882a593Smuzhiyun #define SPR_DRR_TE 0x00002000 /* Trap exception */ 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun /* 512*4882a593Smuzhiyun * Bit definitions for Performance counters mode registers 513*4882a593Smuzhiyun * 514*4882a593Smuzhiyun */ 515*4882a593Smuzhiyun #define SPR_PCMR_CP 0x00000001 /* Counter present */ 516*4882a593Smuzhiyun #define SPR_PCMR_UMRA 0x00000002 /* User mode read access */ 517*4882a593Smuzhiyun #define SPR_PCMR_CISM 0x00000004 /* Count in supervisor mode */ 518*4882a593Smuzhiyun #define SPR_PCMR_CIUM 0x00000008 /* Count in user mode */ 519*4882a593Smuzhiyun #define SPR_PCMR_LA 0x00000010 /* Load access event */ 520*4882a593Smuzhiyun #define SPR_PCMR_SA 0x00000020 /* Store access event */ 521*4882a593Smuzhiyun #define SPR_PCMR_IF 0x00000040 /* Instruction fetch event*/ 522*4882a593Smuzhiyun #define SPR_PCMR_DCM 0x00000080 /* Data cache miss event */ 523*4882a593Smuzhiyun #define SPR_PCMR_ICM 0x00000100 /* Insn cache miss event */ 524*4882a593Smuzhiyun #define SPR_PCMR_IFS 0x00000200 /* Insn fetch stall event */ 525*4882a593Smuzhiyun #define SPR_PCMR_LSUS 0x00000400 /* LSU stall event */ 526*4882a593Smuzhiyun #define SPR_PCMR_BS 0x00000800 /* Branch stall event */ 527*4882a593Smuzhiyun #define SPR_PCMR_DTLBM 0x00001000 /* DTLB miss event */ 528*4882a593Smuzhiyun #define SPR_PCMR_ITLBM 0x00002000 /* ITLB miss event */ 529*4882a593Smuzhiyun #define SPR_PCMR_DDS 0x00004000 /* Data dependency stall event */ 530*4882a593Smuzhiyun #define SPR_PCMR_WPE 0x03ff8000 /* Watchpoint events */ 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* 533*4882a593Smuzhiyun * Bit definitions for the Power management register 534*4882a593Smuzhiyun * 535*4882a593Smuzhiyun */ 536*4882a593Smuzhiyun #define SPR_PMR_SDF 0x0000000f /* Slow down factor */ 537*4882a593Smuzhiyun #define SPR_PMR_DME 0x00000010 /* Doze mode enable */ 538*4882a593Smuzhiyun #define SPR_PMR_SME 0x00000020 /* Sleep mode enable */ 539*4882a593Smuzhiyun #define SPR_PMR_DCGE 0x00000040 /* Dynamic clock gating enable */ 540*4882a593Smuzhiyun #define SPR_PMR_SUME 0x00000080 /* Suspend mode enable */ 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun /* 543*4882a593Smuzhiyun * Bit definitions for PICMR 544*4882a593Smuzhiyun * 545*4882a593Smuzhiyun */ 546*4882a593Smuzhiyun #define SPR_PICMR_IUM 0xfffffffc /* Interrupt unmask */ 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* 549*4882a593Smuzhiyun * Bit definitions for PICPR 550*4882a593Smuzhiyun * 551*4882a593Smuzhiyun */ 552*4882a593Smuzhiyun #define SPR_PICPR_IPRIO 0xfffffffc /* Interrupt priority */ 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun /* 555*4882a593Smuzhiyun * Bit definitions for PICSR 556*4882a593Smuzhiyun * 557*4882a593Smuzhiyun */ 558*4882a593Smuzhiyun #define SPR_PICSR_IS 0xffffffff /* Interrupt status */ 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun /* 561*4882a593Smuzhiyun * Bit definitions for Tick Timer Control Register 562*4882a593Smuzhiyun * 563*4882a593Smuzhiyun */ 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun #define SPR_TTCR_CNT 0xffffffff /* Count, time period */ 566*4882a593Smuzhiyun #define SPR_TTMR_TP 0x0fffffff /* Time period */ 567*4882a593Smuzhiyun #define SPR_TTMR_IP 0x10000000 /* Interrupt Pending */ 568*4882a593Smuzhiyun #define SPR_TTMR_IE 0x20000000 /* Interrupt Enable */ 569*4882a593Smuzhiyun #define SPR_TTMR_DI 0x00000000 /* Disabled */ 570*4882a593Smuzhiyun #define SPR_TTMR_RT 0x40000000 /* Restart tick */ 571*4882a593Smuzhiyun #define SPR_TTMR_SR 0x80000000 /* Single run */ 572*4882a593Smuzhiyun #define SPR_TTMR_CR 0xc0000000 /* Continuous run */ 573*4882a593Smuzhiyun #define SPR_TTMR_M 0xc0000000 /* Tick mode */ 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun /* 576*4882a593Smuzhiyun * Bit definitions for the FP Control Status Register 577*4882a593Smuzhiyun * 578*4882a593Smuzhiyun */ 579*4882a593Smuzhiyun #define SPR_FPCSR_FPEE 0x00000001 /* Floating Point Exception Enable */ 580*4882a593Smuzhiyun #define SPR_FPCSR_RM 0x00000006 /* Rounding Mode */ 581*4882a593Smuzhiyun #define SPR_FPCSR_OVF 0x00000008 /* Overflow Flag */ 582*4882a593Smuzhiyun #define SPR_FPCSR_UNF 0x00000010 /* Underflow Flag */ 583*4882a593Smuzhiyun #define SPR_FPCSR_SNF 0x00000020 /* SNAN Flag */ 584*4882a593Smuzhiyun #define SPR_FPCSR_QNF 0x00000040 /* QNAN Flag */ 585*4882a593Smuzhiyun #define SPR_FPCSR_ZF 0x00000080 /* Zero Flag */ 586*4882a593Smuzhiyun #define SPR_FPCSR_IXF 0x00000100 /* Inexact Flag */ 587*4882a593Smuzhiyun #define SPR_FPCSR_IVF 0x00000200 /* Invalid Flag */ 588*4882a593Smuzhiyun #define SPR_FPCSR_INF 0x00000400 /* Infinity Flag */ 589*4882a593Smuzhiyun #define SPR_FPCSR_DZF 0x00000800 /* Divide By Zero Flag */ 590*4882a593Smuzhiyun #define SPR_FPCSR_ALLF (SPR_FPCSR_OVF | SPR_FPCSR_UNF | SPR_FPCSR_SNF | \ 591*4882a593Smuzhiyun SPR_FPCSR_QNF | SPR_FPCSR_ZF | SPR_FPCSR_IXF | \ 592*4882a593Smuzhiyun SPR_FPCSR_IVF | SPR_FPCSR_INF | SPR_FPCSR_DZF) 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun #define FPCSR_RM_RN (0<<1) 595*4882a593Smuzhiyun #define FPCSR_RM_RZ (1<<1) 596*4882a593Smuzhiyun #define FPCSR_RM_RIP (2<<1) 597*4882a593Smuzhiyun #define FPCSR_RM_RIN (3<<1) 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun /* 600*4882a593Smuzhiyun * l.nop constants 601*4882a593Smuzhiyun * 602*4882a593Smuzhiyun */ 603*4882a593Smuzhiyun #define NOP_NOP 0x0000 /* Normal nop instruction */ 604*4882a593Smuzhiyun #define NOP_EXIT 0x0001 /* End of simulation */ 605*4882a593Smuzhiyun #define NOP_REPORT 0x0002 /* Simple report */ 606*4882a593Smuzhiyun /*#define NOP_PRINTF 0x0003 Simprintf instruction (obsolete)*/ 607*4882a593Smuzhiyun #define NOP_PUTC 0x0004 /* JPB: Simputc instruction */ 608*4882a593Smuzhiyun #define NOP_CNT_RESET 0x0005 /* Reset statistics counters */ 609*4882a593Smuzhiyun #define NOP_GET_TICKS 0x0006 /* JPB: Get # ticks running */ 610*4882a593Smuzhiyun #define NOP_GET_PS 0x0007 /* JPB: Get picosecs/cycle */ 611*4882a593Smuzhiyun #define NOP_REPORT_FIRST 0x0400 /* Report with number */ 612*4882a593Smuzhiyun #define NOP_REPORT_LAST 0x03ff /* Report with number */ 613*4882a593Smuzhiyun 614*4882a593Smuzhiyun #endif /* SPR_DEFS__H */ 615