1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013 Altera Corporation
4*4882a593Smuzhiyun * Copyright (C) 2011 Tobias Klauser <tklauser@distanz.ch>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Based on cpuinfo.c from microblaze
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/seq_file.h>
13*4882a593Smuzhiyun #include <linux/string.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <asm/cpuinfo.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct cpuinfo cpuinfo;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define err_cpu(x) \
20*4882a593Smuzhiyun pr_err("ERROR: Nios II " x " different for kernel and DTS\n")
21*4882a593Smuzhiyun
fcpu(struct device_node * cpu,const char * n)22*4882a593Smuzhiyun static inline u32 fcpu(struct device_node *cpu, const char *n)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun u32 val = 0;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun of_property_read_u32(cpu, n, &val);
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun return val;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
setup_cpuinfo(void)31*4882a593Smuzhiyun void __init setup_cpuinfo(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun struct device_node *cpu;
34*4882a593Smuzhiyun const char *str;
35*4882a593Smuzhiyun int len;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun cpu = of_get_cpu_node(0, NULL);
38*4882a593Smuzhiyun if (!cpu)
39*4882a593Smuzhiyun panic("%s: No CPU found in devicetree!\n", __func__);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun if (!of_property_read_bool(cpu, "altr,has-initda"))
42*4882a593Smuzhiyun panic("initda instruction is unimplemented. Please update your "
43*4882a593Smuzhiyun "hardware system to have more than 4-byte line data "
44*4882a593Smuzhiyun "cache\n");
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun cpuinfo.cpu_clock_freq = fcpu(cpu, "clock-frequency");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun str = of_get_property(cpu, "altr,implementation", &len);
49*4882a593Smuzhiyun if (str)
50*4882a593Smuzhiyun strlcpy(cpuinfo.cpu_impl, str, sizeof(cpuinfo.cpu_impl));
51*4882a593Smuzhiyun else
52*4882a593Smuzhiyun strcpy(cpuinfo.cpu_impl, "<unknown>");
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun cpuinfo.has_div = of_property_read_bool(cpu, "altr,has-div");
55*4882a593Smuzhiyun cpuinfo.has_mul = of_property_read_bool(cpu, "altr,has-mul");
56*4882a593Smuzhiyun cpuinfo.has_mulx = of_property_read_bool(cpu, "altr,has-mulx");
57*4882a593Smuzhiyun cpuinfo.has_bmx = of_property_read_bool(cpu, "altr,has-bmx");
58*4882a593Smuzhiyun cpuinfo.has_cdx = of_property_read_bool(cpu, "altr,has-cdx");
59*4882a593Smuzhiyun cpuinfo.mmu = of_property_read_bool(cpu, "altr,has-mmu");
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_NIOS2_HW_DIV_SUPPORT) && !cpuinfo.has_div)
62*4882a593Smuzhiyun err_cpu("DIV");
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_NIOS2_HW_MUL_SUPPORT) && !cpuinfo.has_mul)
65*4882a593Smuzhiyun err_cpu("MUL");
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_NIOS2_HW_MULX_SUPPORT) && !cpuinfo.has_mulx)
68*4882a593Smuzhiyun err_cpu("MULX");
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_NIOS2_BMX_SUPPORT) && !cpuinfo.has_bmx)
71*4882a593Smuzhiyun err_cpu("BMX");
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_NIOS2_CDX_SUPPORT) && !cpuinfo.has_cdx)
74*4882a593Smuzhiyun err_cpu("CDX");
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun cpuinfo.tlb_num_ways = fcpu(cpu, "altr,tlb-num-ways");
77*4882a593Smuzhiyun if (!cpuinfo.tlb_num_ways)
78*4882a593Smuzhiyun panic("altr,tlb-num-ways can't be 0. Please check your hardware "
79*4882a593Smuzhiyun "system\n");
80*4882a593Smuzhiyun cpuinfo.icache_line_size = fcpu(cpu, "icache-line-size");
81*4882a593Smuzhiyun cpuinfo.icache_size = fcpu(cpu, "icache-size");
82*4882a593Smuzhiyun if (CONFIG_NIOS2_ICACHE_SIZE != cpuinfo.icache_size)
83*4882a593Smuzhiyun pr_warn("Warning: icache size configuration mismatch "
84*4882a593Smuzhiyun "(0x%x vs 0x%x) of CONFIG_NIOS2_ICACHE_SIZE vs "
85*4882a593Smuzhiyun "device tree icache-size\n",
86*4882a593Smuzhiyun CONFIG_NIOS2_ICACHE_SIZE, cpuinfo.icache_size);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun cpuinfo.dcache_line_size = fcpu(cpu, "dcache-line-size");
89*4882a593Smuzhiyun if (CONFIG_NIOS2_DCACHE_LINE_SIZE != cpuinfo.dcache_line_size)
90*4882a593Smuzhiyun pr_warn("Warning: dcache line size configuration mismatch "
91*4882a593Smuzhiyun "(0x%x vs 0x%x) of CONFIG_NIOS2_DCACHE_LINE_SIZE vs "
92*4882a593Smuzhiyun "device tree dcache-line-size\n",
93*4882a593Smuzhiyun CONFIG_NIOS2_DCACHE_LINE_SIZE, cpuinfo.dcache_line_size);
94*4882a593Smuzhiyun cpuinfo.dcache_size = fcpu(cpu, "dcache-size");
95*4882a593Smuzhiyun if (CONFIG_NIOS2_DCACHE_SIZE != cpuinfo.dcache_size)
96*4882a593Smuzhiyun pr_warn("Warning: dcache size configuration mismatch "
97*4882a593Smuzhiyun "(0x%x vs 0x%x) of CONFIG_NIOS2_DCACHE_SIZE vs "
98*4882a593Smuzhiyun "device tree dcache-size\n",
99*4882a593Smuzhiyun CONFIG_NIOS2_DCACHE_SIZE, cpuinfo.dcache_size);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun cpuinfo.tlb_pid_num_bits = fcpu(cpu, "altr,pid-num-bits");
102*4882a593Smuzhiyun cpuinfo.tlb_num_ways_log2 = ilog2(cpuinfo.tlb_num_ways);
103*4882a593Smuzhiyun cpuinfo.tlb_num_entries = fcpu(cpu, "altr,tlb-num-entries");
104*4882a593Smuzhiyun cpuinfo.tlb_num_lines = cpuinfo.tlb_num_entries / cpuinfo.tlb_num_ways;
105*4882a593Smuzhiyun cpuinfo.tlb_ptr_sz = fcpu(cpu, "altr,tlb-ptr-sz");
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun cpuinfo.reset_addr = fcpu(cpu, "altr,reset-addr");
108*4882a593Smuzhiyun cpuinfo.exception_addr = fcpu(cpu, "altr,exception-addr");
109*4882a593Smuzhiyun cpuinfo.fast_tlb_miss_exc_addr = fcpu(cpu, "altr,fast-tlb-miss-addr");
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun of_node_put(cpu);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /*
117*4882a593Smuzhiyun * Get CPU information for use by the procfs.
118*4882a593Smuzhiyun */
show_cpuinfo(struct seq_file * m,void * v)119*4882a593Smuzhiyun static int show_cpuinfo(struct seq_file *m, void *v)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun const u32 clockfreq = cpuinfo.cpu_clock_freq;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun seq_printf(m,
124*4882a593Smuzhiyun "CPU:\t\tNios II/%s\n"
125*4882a593Smuzhiyun "REV:\t\t%i\n"
126*4882a593Smuzhiyun "MMU:\t\t%s\n"
127*4882a593Smuzhiyun "FPU:\t\tnone\n"
128*4882a593Smuzhiyun "Clocking:\t%u.%02u MHz\n"
129*4882a593Smuzhiyun "BogoMips:\t%lu.%02lu\n"
130*4882a593Smuzhiyun "Calibration:\t%lu loops\n",
131*4882a593Smuzhiyun cpuinfo.cpu_impl,
132*4882a593Smuzhiyun CONFIG_NIOS2_ARCH_REVISION,
133*4882a593Smuzhiyun cpuinfo.mmu ? "present" : "none",
134*4882a593Smuzhiyun clockfreq / 1000000, (clockfreq / 100000) % 10,
135*4882a593Smuzhiyun (loops_per_jiffy * HZ) / 500000,
136*4882a593Smuzhiyun ((loops_per_jiffy * HZ) / 5000) % 100,
137*4882a593Smuzhiyun (loops_per_jiffy * HZ));
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun seq_printf(m,
140*4882a593Smuzhiyun "HW:\n"
141*4882a593Smuzhiyun " MUL:\t\t%s\n"
142*4882a593Smuzhiyun " MULX:\t\t%s\n"
143*4882a593Smuzhiyun " DIV:\t\t%s\n"
144*4882a593Smuzhiyun " BMX:\t\t%s\n"
145*4882a593Smuzhiyun " CDX:\t\t%s\n",
146*4882a593Smuzhiyun cpuinfo.has_mul ? "yes" : "no",
147*4882a593Smuzhiyun cpuinfo.has_mulx ? "yes" : "no",
148*4882a593Smuzhiyun cpuinfo.has_div ? "yes" : "no",
149*4882a593Smuzhiyun cpuinfo.has_bmx ? "yes" : "no",
150*4882a593Smuzhiyun cpuinfo.has_cdx ? "yes" : "no");
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun seq_printf(m,
153*4882a593Smuzhiyun "Icache:\t\t%ukB, line length: %u\n",
154*4882a593Smuzhiyun cpuinfo.icache_size >> 10,
155*4882a593Smuzhiyun cpuinfo.icache_line_size);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun seq_printf(m,
158*4882a593Smuzhiyun "Dcache:\t\t%ukB, line length: %u\n",
159*4882a593Smuzhiyun cpuinfo.dcache_size >> 10,
160*4882a593Smuzhiyun cpuinfo.dcache_line_size);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun seq_printf(m,
163*4882a593Smuzhiyun "TLB:\t\t%u ways, %u entries, %u PID bits\n",
164*4882a593Smuzhiyun cpuinfo.tlb_num_ways,
165*4882a593Smuzhiyun cpuinfo.tlb_num_entries,
166*4882a593Smuzhiyun cpuinfo.tlb_pid_num_bits);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
cpuinfo_start(struct seq_file * m,loff_t * pos)171*4882a593Smuzhiyun static void *cpuinfo_start(struct seq_file *m, loff_t *pos)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun unsigned long i = *pos;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return i < num_possible_cpus() ? (void *) (i + 1) : NULL;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
cpuinfo_next(struct seq_file * m,void * v,loff_t * pos)178*4882a593Smuzhiyun static void *cpuinfo_next(struct seq_file *m, void *v, loff_t *pos)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun ++*pos;
181*4882a593Smuzhiyun return cpuinfo_start(m, pos);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
cpuinfo_stop(struct seq_file * m,void * v)184*4882a593Smuzhiyun static void cpuinfo_stop(struct seq_file *m, void *v)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun const struct seq_operations cpuinfo_op = {
189*4882a593Smuzhiyun .start = cpuinfo_start,
190*4882a593Smuzhiyun .next = cpuinfo_next,
191*4882a593Smuzhiyun .stop = cpuinfo_stop,
192*4882a593Smuzhiyun .show = show_cpuinfo
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #endif /* CONFIG_PROC_FS */
196