1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2015 Altera Corporation. All rights reserved. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun model = "Altera NiosII Max10"; 10*4882a593Smuzhiyun compatible = "altr,niosii-max10"; 11*4882a593Smuzhiyun #address-cells = <1>; 12*4882a593Smuzhiyun #size-cells = <1>; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun cpus { 15*4882a593Smuzhiyun #address-cells = <1>; 16*4882a593Smuzhiyun #size-cells = <0>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun cpu: cpu@0 { 19*4882a593Smuzhiyun device_type = "cpu"; 20*4882a593Smuzhiyun compatible = "altr,nios2-1.1"; 21*4882a593Smuzhiyun reg = <0x00000000>; 22*4882a593Smuzhiyun interrupt-controller; 23*4882a593Smuzhiyun #interrupt-cells = <1>; 24*4882a593Smuzhiyun altr,exception-addr = <0xc8000120>; 25*4882a593Smuzhiyun altr,fast-tlb-miss-addr = <0xc0000100>; 26*4882a593Smuzhiyun altr,has-div = <1>; 27*4882a593Smuzhiyun altr,has-initda = <1>; 28*4882a593Smuzhiyun altr,has-mmu = <1>; 29*4882a593Smuzhiyun altr,has-mul = <1>; 30*4882a593Smuzhiyun altr,implementation = "fast"; 31*4882a593Smuzhiyun altr,pid-num-bits = <8>; 32*4882a593Smuzhiyun altr,reset-addr = <0xd4000000>; 33*4882a593Smuzhiyun altr,tlb-num-entries = <256>; 34*4882a593Smuzhiyun altr,tlb-num-ways = <16>; 35*4882a593Smuzhiyun altr,tlb-ptr-sz = <8>; 36*4882a593Smuzhiyun clock-frequency = <75000000>; 37*4882a593Smuzhiyun dcache-line-size = <32>; 38*4882a593Smuzhiyun dcache-size = <32768>; 39*4882a593Smuzhiyun icache-line-size = <32>; 40*4882a593Smuzhiyun icache-size = <32768>; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun memory { 45*4882a593Smuzhiyun device_type = "memory"; 46*4882a593Smuzhiyun reg = <0x08000000 0x08000000>, 47*4882a593Smuzhiyun <0x00000000 0x00000400>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun sopc0: sopc@0 { 51*4882a593Smuzhiyun device_type = "soc"; 52*4882a593Smuzhiyun ranges; 53*4882a593Smuzhiyun #address-cells = <1>; 54*4882a593Smuzhiyun #size-cells = <1>; 55*4882a593Smuzhiyun compatible = "altr,avalon", "simple-bus"; 56*4882a593Smuzhiyun bus-frequency = <75000000>; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun jtag_uart: serial@18001530 { 59*4882a593Smuzhiyun compatible = "altr,juart-1.0"; 60*4882a593Smuzhiyun reg = <0x18001530 0x00000008>; 61*4882a593Smuzhiyun interrupt-parent = <&cpu>; 62*4882a593Smuzhiyun interrupts = <7>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun a_16550_uart_0: serial@18001600 { 66*4882a593Smuzhiyun compatible = "altr,16550-FIFO32", "ns16550a"; 67*4882a593Smuzhiyun reg = <0x18001600 0x00000200>; 68*4882a593Smuzhiyun interrupt-parent = <&cpu>; 69*4882a593Smuzhiyun interrupts = <1>; 70*4882a593Smuzhiyun auto-flow-control = <1>; 71*4882a593Smuzhiyun clock-frequency = <50000000>; 72*4882a593Smuzhiyun fifo-size = <32>; 73*4882a593Smuzhiyun reg-io-width = <4>; 74*4882a593Smuzhiyun reg-shift = <2>; 75*4882a593Smuzhiyun tx-threshold = <16>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun sysid: sysid@18001528 { 79*4882a593Smuzhiyun compatible = "altr,sysid-1.0"; 80*4882a593Smuzhiyun reg = <0x18001528 0x00000008>; 81*4882a593Smuzhiyun id = <4207856382>; 82*4882a593Smuzhiyun timestamp = <1431309290>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun rgmii_0_eth_tse_0: ethernet@400 { 86*4882a593Smuzhiyun compatible = "altr,tse-msgdma-1.0", "altr,tse-1.0"; 87*4882a593Smuzhiyun reg = <0x00000400 0x00000400>, 88*4882a593Smuzhiyun <0x00000820 0x00000020>, 89*4882a593Smuzhiyun <0x00000800 0x00000020>, 90*4882a593Smuzhiyun <0x000008c0 0x00000008>, 91*4882a593Smuzhiyun <0x00000840 0x00000020>, 92*4882a593Smuzhiyun <0x00000860 0x00000020>; 93*4882a593Smuzhiyun reg-names = "control_port", "rx_csr", "rx_desc", "rx_resp", "tx_csr", "tx_desc"; 94*4882a593Smuzhiyun interrupt-parent = <&cpu>; 95*4882a593Smuzhiyun interrupts = <2 3>; 96*4882a593Smuzhiyun interrupt-names = "rx_irq", "tx_irq"; 97*4882a593Smuzhiyun rx-fifo-depth = <8192>; 98*4882a593Smuzhiyun tx-fifo-depth = <8192>; 99*4882a593Smuzhiyun address-bits = <48>; 100*4882a593Smuzhiyun max-frame-size = <1518>; 101*4882a593Smuzhiyun local-mac-address = [00 00 00 00 00 00]; 102*4882a593Smuzhiyun altr,has-supplementary-unicast; 103*4882a593Smuzhiyun altr,enable-sup-addr = <1>; 104*4882a593Smuzhiyun altr,has-hash-multicast-filter; 105*4882a593Smuzhiyun altr,enable-hash = <1>; 106*4882a593Smuzhiyun phy-mode = "rgmii-id"; 107*4882a593Smuzhiyun phy-handle = <&phy0>; 108*4882a593Smuzhiyun rgmii_0_eth_tse_0_mdio: mdio { 109*4882a593Smuzhiyun compatible = "altr,tse-mdio"; 110*4882a593Smuzhiyun #address-cells = <1>; 111*4882a593Smuzhiyun #size-cells = <0>; 112*4882a593Smuzhiyun phy0: ethernet-phy@0 { 113*4882a593Smuzhiyun reg = <0>; 114*4882a593Smuzhiyun device_type = "ethernet-phy"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun enet_pll: clock@0 { 120*4882a593Smuzhiyun compatible = "altr,pll-1.0"; 121*4882a593Smuzhiyun #clock-cells = <1>; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun enet_pll_c0: enet_pll_c0 { 124*4882a593Smuzhiyun compatible = "fixed-clock"; 125*4882a593Smuzhiyun #clock-cells = <0>; 126*4882a593Smuzhiyun clock-frequency = <125000000>; 127*4882a593Smuzhiyun clock-output-names = "enet_pll-c0"; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun enet_pll_c1: enet_pll_c1 { 131*4882a593Smuzhiyun compatible = "fixed-clock"; 132*4882a593Smuzhiyun #clock-cells = <0>; 133*4882a593Smuzhiyun clock-frequency = <25000000>; 134*4882a593Smuzhiyun clock-output-names = "enet_pll-c1"; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun enet_pll_c2: enet_pll_c2 { 138*4882a593Smuzhiyun compatible = "fixed-clock"; 139*4882a593Smuzhiyun #clock-cells = <0>; 140*4882a593Smuzhiyun clock-frequency = <2500000>; 141*4882a593Smuzhiyun clock-output-names = "enet_pll-c2"; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun sys_pll: clock@1 { 146*4882a593Smuzhiyun compatible = "altr,pll-1.0"; 147*4882a593Smuzhiyun #clock-cells = <1>; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun sys_pll_c0: sys_pll_c0 { 150*4882a593Smuzhiyun compatible = "fixed-clock"; 151*4882a593Smuzhiyun #clock-cells = <0>; 152*4882a593Smuzhiyun clock-frequency = <100000000>; 153*4882a593Smuzhiyun clock-output-names = "sys_pll-c0"; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun sys_pll_c1: sys_pll_c1 { 157*4882a593Smuzhiyun compatible = "fixed-clock"; 158*4882a593Smuzhiyun #clock-cells = <0>; 159*4882a593Smuzhiyun clock-frequency = <50000000>; 160*4882a593Smuzhiyun clock-output-names = "sys_pll-c1"; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun sys_pll_c2: sys_pll_c2 { 164*4882a593Smuzhiyun compatible = "fixed-clock"; 165*4882a593Smuzhiyun #clock-cells = <0>; 166*4882a593Smuzhiyun clock-frequency = <75000000>; 167*4882a593Smuzhiyun clock-output-names = "sys_pll-c2"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun sys_clk_timer: timer@18001440 { 172*4882a593Smuzhiyun compatible = "altr,timer-1.0"; 173*4882a593Smuzhiyun reg = <0x18001440 0x00000020>; 174*4882a593Smuzhiyun interrupt-parent = <&cpu>; 175*4882a593Smuzhiyun interrupts = <0>; 176*4882a593Smuzhiyun clock-frequency = <75000000>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun led_pio: gpio@180014d0 { 180*4882a593Smuzhiyun compatible = "altr,pio-1.0"; 181*4882a593Smuzhiyun reg = <0x180014d0 0x00000010>; 182*4882a593Smuzhiyun altr,ngpio = <4>; 183*4882a593Smuzhiyun #gpio-cells = <2>; 184*4882a593Smuzhiyun gpio-controller; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun button_pio: gpio@180014c0 { 188*4882a593Smuzhiyun compatible = "altr,pio-1.0"; 189*4882a593Smuzhiyun reg = <0x180014c0 0x00000010>; 190*4882a593Smuzhiyun interrupt-parent = <&cpu>; 191*4882a593Smuzhiyun interrupts = <6>; 192*4882a593Smuzhiyun altr,ngpio = <3>; 193*4882a593Smuzhiyun altr,interrupt-type = <2>; 194*4882a593Smuzhiyun edge_type = <1>; 195*4882a593Smuzhiyun level_trigger = <0>; 196*4882a593Smuzhiyun #gpio-cells = <2>; 197*4882a593Smuzhiyun gpio-controller; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun sys_clk_timer_1: timer@880 { 201*4882a593Smuzhiyun compatible = "altr,timer-1.0"; 202*4882a593Smuzhiyun reg = <0x00000880 0x00000020>; 203*4882a593Smuzhiyun interrupt-parent = <&cpu>; 204*4882a593Smuzhiyun interrupts = <5>; 205*4882a593Smuzhiyun clock-frequency = <75000000>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun fpga_leds: leds { 209*4882a593Smuzhiyun compatible = "gpio-leds"; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun led_fpga0: fpga0 { 212*4882a593Smuzhiyun label = "fpga_led0"; 213*4882a593Smuzhiyun gpios = <&led_pio 0 1>; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun led_fpga1: fpga1 { 217*4882a593Smuzhiyun label = "fpga_led1"; 218*4882a593Smuzhiyun gpios = <&led_pio 1 1>; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun led_fpga2: fpga2 { 222*4882a593Smuzhiyun label = "fpga_led2"; 223*4882a593Smuzhiyun gpios = <&led_pio 2 1>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun led_fpga3: fpga3 { 227*4882a593Smuzhiyun label = "fpga_led3"; 228*4882a593Smuzhiyun gpios = <&led_pio 3 1>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun chosen { 234*4882a593Smuzhiyun bootargs = "debug earlycon console=ttyS0,115200"; 235*4882a593Smuzhiyun stdout-path = &a_16550_uart_0; 236*4882a593Smuzhiyun }; 237*4882a593Smuzhiyun}; 238