xref: /OK3568_Linux_fs/kernel/arch/nds32/mm/alignment.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2005-2017 Andes Technology Corporation
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/proc_fs.h>
5*4882a593Smuzhiyun #include <linux/uaccess.h>
6*4882a593Smuzhiyun #include <linux/sysctl.h>
7*4882a593Smuzhiyun #include <asm/unaligned.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define DEBUG(enable, tagged, ...)				\
10*4882a593Smuzhiyun 	do{							\
11*4882a593Smuzhiyun 		if (enable) {					\
12*4882a593Smuzhiyun 			if (tagged)				\
13*4882a593Smuzhiyun 			pr_warn("[ %30s() ] ", __func__);	\
14*4882a593Smuzhiyun 			pr_warn(__VA_ARGS__);			\
15*4882a593Smuzhiyun 		}						\
16*4882a593Smuzhiyun 	} while (0)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define RT(inst)	(((inst) >> 20) & 0x1FUL)
19*4882a593Smuzhiyun #define RA(inst)	(((inst) >> 15) & 0x1FUL)
20*4882a593Smuzhiyun #define RB(inst)	(((inst) >> 10) & 0x1FUL)
21*4882a593Smuzhiyun #define SV(inst)	(((inst) >> 8) & 0x3UL)
22*4882a593Smuzhiyun #define IMM(inst)	(((inst) >> 0) & 0x7FFFUL)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define RA3(inst)	(((inst) >> 3) & 0x7UL)
25*4882a593Smuzhiyun #define RT3(inst)	(((inst) >> 6) & 0x7UL)
26*4882a593Smuzhiyun #define IMM3U(inst)	(((inst) >> 0) & 0x7UL)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define RA5(inst)	(((inst) >> 0) & 0x1FUL)
29*4882a593Smuzhiyun #define RT4(inst)	(((inst) >> 5) & 0xFUL)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define GET_IMMSVAL(imm_value) \
32*4882a593Smuzhiyun 	(((imm_value >> 14) & 0x1) ? (imm_value - 0x8000) : imm_value)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define __get8_data(val,addr,err)	\
35*4882a593Smuzhiyun 	__asm__(					\
36*4882a593Smuzhiyun 	"1:	lbi.bi	%1, [%2], #1\n"			\
37*4882a593Smuzhiyun 	"2:\n"						\
38*4882a593Smuzhiyun 	"	.pushsection .text.fixup,\"ax\"\n"	\
39*4882a593Smuzhiyun 	"	.align	2\n"				\
40*4882a593Smuzhiyun 	"3:	movi	%0, #1\n"			\
41*4882a593Smuzhiyun 	"	j	2b\n"				\
42*4882a593Smuzhiyun 	"	.popsection\n"				\
43*4882a593Smuzhiyun 	"	.pushsection __ex_table,\"a\"\n"	\
44*4882a593Smuzhiyun 	"	.align	3\n"				\
45*4882a593Smuzhiyun 	"	.long	1b, 3b\n"			\
46*4882a593Smuzhiyun 	"	.popsection\n"				\
47*4882a593Smuzhiyun 	: "=r" (err), "=&r" (val), "=r" (addr)		\
48*4882a593Smuzhiyun 	: "0" (err), "2" (addr))
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define get16_data(addr, val_ptr)				\
51*4882a593Smuzhiyun 	do {							\
52*4882a593Smuzhiyun 		unsigned int err = 0, v, a = addr;		\
53*4882a593Smuzhiyun 		__get8_data(v,a,err);				\
54*4882a593Smuzhiyun 		*val_ptr =  v << 0;				\
55*4882a593Smuzhiyun 		__get8_data(v,a,err);				\
56*4882a593Smuzhiyun 		*val_ptr |= v << 8;				\
57*4882a593Smuzhiyun 		if (err)					\
58*4882a593Smuzhiyun 			goto fault;				\
59*4882a593Smuzhiyun 		*val_ptr = le16_to_cpu(*val_ptr);		\
60*4882a593Smuzhiyun 	} while(0)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define get32_data(addr, val_ptr)				\
63*4882a593Smuzhiyun 	do {							\
64*4882a593Smuzhiyun 		unsigned int err = 0, v, a = addr;		\
65*4882a593Smuzhiyun 		__get8_data(v,a,err);				\
66*4882a593Smuzhiyun 		*val_ptr =  v << 0;				\
67*4882a593Smuzhiyun 		__get8_data(v,a,err);				\
68*4882a593Smuzhiyun 		*val_ptr |= v << 8;				\
69*4882a593Smuzhiyun 		__get8_data(v,a,err);				\
70*4882a593Smuzhiyun 		*val_ptr |= v << 16;				\
71*4882a593Smuzhiyun 		__get8_data(v,a,err);				\
72*4882a593Smuzhiyun 		*val_ptr |= v << 24;				\
73*4882a593Smuzhiyun 		if (err)					\
74*4882a593Smuzhiyun 			goto fault;				\
75*4882a593Smuzhiyun 		*val_ptr = le32_to_cpu(*val_ptr);		\
76*4882a593Smuzhiyun 	} while(0)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define get_data(addr, val_ptr, len)				\
79*4882a593Smuzhiyun 	if (len == 2)						\
80*4882a593Smuzhiyun 		get16_data(addr, val_ptr);			\
81*4882a593Smuzhiyun 	else							\
82*4882a593Smuzhiyun 		get32_data(addr, val_ptr);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define set16_data(addr, val)					\
85*4882a593Smuzhiyun 	do {							\
86*4882a593Smuzhiyun 		unsigned int err = 0, *ptr = addr ;		\
87*4882a593Smuzhiyun 		val = le32_to_cpu(val);				\
88*4882a593Smuzhiyun 		__asm__(					\
89*4882a593Smuzhiyun                 "1:	sbi.bi 	%2, [%1], #1\n"			\
90*4882a593Smuzhiyun                 "	srli 	%2, %2, #8\n"			\
91*4882a593Smuzhiyun                 "2:	sbi	%2, [%1]\n"			\
92*4882a593Smuzhiyun 		"3:\n"						\
93*4882a593Smuzhiyun 		"	.pushsection .text.fixup,\"ax\"\n"	\
94*4882a593Smuzhiyun 		"	.align	2\n"				\
95*4882a593Smuzhiyun 		"4:	movi	%0, #1\n"			\
96*4882a593Smuzhiyun 		"	j	3b\n"				\
97*4882a593Smuzhiyun 		"	.popsection\n"				\
98*4882a593Smuzhiyun 		"	.pushsection __ex_table,\"a\"\n"	\
99*4882a593Smuzhiyun 		"	.align	3\n"				\
100*4882a593Smuzhiyun 		"	.long	1b, 4b\n"			\
101*4882a593Smuzhiyun 		"	.long	2b, 4b\n"			\
102*4882a593Smuzhiyun 		"	.popsection\n"				\
103*4882a593Smuzhiyun 		: "=r" (err), "+r" (ptr), "+r" (val)		\
104*4882a593Smuzhiyun 		: "0" (err)					\
105*4882a593Smuzhiyun 		);						\
106*4882a593Smuzhiyun 		if (err)					\
107*4882a593Smuzhiyun 			goto fault;				\
108*4882a593Smuzhiyun 	} while(0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define set32_data(addr, val)					\
111*4882a593Smuzhiyun 	do {							\
112*4882a593Smuzhiyun 		unsigned int err = 0, *ptr = addr ;		\
113*4882a593Smuzhiyun 		val = le32_to_cpu(val);				\
114*4882a593Smuzhiyun 		__asm__(					\
115*4882a593Smuzhiyun                 "1:	sbi.bi 	%2, [%1], #1\n"			\
116*4882a593Smuzhiyun                 "	srli 	%2, %2, #8\n"			\
117*4882a593Smuzhiyun                 "2:	sbi.bi 	%2, [%1], #1\n"			\
118*4882a593Smuzhiyun                 "	srli 	%2, %2, #8\n"			\
119*4882a593Smuzhiyun                 "3:	sbi.bi 	%2, [%1], #1\n"			\
120*4882a593Smuzhiyun                 "	srli 	%2, %2, #8\n"			\
121*4882a593Smuzhiyun                 "4:	sbi 	%2, [%1]\n"			\
122*4882a593Smuzhiyun 		"5:\n"						\
123*4882a593Smuzhiyun 		"	.pushsection .text.fixup,\"ax\"\n"	\
124*4882a593Smuzhiyun 		"	.align	2\n"				\
125*4882a593Smuzhiyun 		"6:	movi	%0, #1\n"			\
126*4882a593Smuzhiyun 		"	j	5b\n"				\
127*4882a593Smuzhiyun 		"	.popsection\n"				\
128*4882a593Smuzhiyun 		"	.pushsection __ex_table,\"a\"\n"	\
129*4882a593Smuzhiyun 		"	.align	3\n"				\
130*4882a593Smuzhiyun 		"	.long	1b, 6b\n"			\
131*4882a593Smuzhiyun 		"	.long	2b, 6b\n"			\
132*4882a593Smuzhiyun 		"	.long	3b, 6b\n"			\
133*4882a593Smuzhiyun 		"	.long	4b, 6b\n"			\
134*4882a593Smuzhiyun 		"	.popsection\n"				\
135*4882a593Smuzhiyun 		: "=r" (err), "+r" (ptr), "+r" (val)		\
136*4882a593Smuzhiyun 		: "0" (err)					\
137*4882a593Smuzhiyun 		);						\
138*4882a593Smuzhiyun 		if (err)					\
139*4882a593Smuzhiyun 			goto fault;				\
140*4882a593Smuzhiyun 	} while(0)
141*4882a593Smuzhiyun #define set_data(addr, val, len)				\
142*4882a593Smuzhiyun 	if (len == 2)						\
143*4882a593Smuzhiyun 		set16_data(addr, val);				\
144*4882a593Smuzhiyun 	else							\
145*4882a593Smuzhiyun 		set32_data(addr, val);
146*4882a593Smuzhiyun #define NDS32_16BIT_INSTRUCTION	0x80000000
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun extern pte_t va_present(struct mm_struct *mm, unsigned long addr);
149*4882a593Smuzhiyun extern pte_t va_kernel_present(unsigned long addr);
150*4882a593Smuzhiyun extern int va_readable(struct pt_regs *regs, unsigned long addr);
151*4882a593Smuzhiyun extern int va_writable(struct pt_regs *regs, unsigned long addr);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun int unalign_access_mode = 0, unalign_access_debug = 0;
154*4882a593Smuzhiyun 
idx_to_addr(struct pt_regs * regs,int idx)155*4882a593Smuzhiyun static inline unsigned long *idx_to_addr(struct pt_regs *regs, int idx)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	/* this should be consistent with ptrace.h */
158*4882a593Smuzhiyun 	if (idx >= 0 && idx <= 25)	/* R0-R25 */
159*4882a593Smuzhiyun 		return &regs->uregs[0] + idx;
160*4882a593Smuzhiyun 	else if (idx >= 28 && idx <= 30)	/* FP, GP, LP */
161*4882a593Smuzhiyun 		return &regs->fp + (idx - 28);
162*4882a593Smuzhiyun 	else if (idx == 31)	/* SP */
163*4882a593Smuzhiyun 		return &regs->sp;
164*4882a593Smuzhiyun 	else
165*4882a593Smuzhiyun 		return NULL;	/* cause a segfault */
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
get_inst(unsigned long addr)168*4882a593Smuzhiyun static inline unsigned long get_inst(unsigned long addr)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	return be32_to_cpu(get_unaligned((u32 *) addr));
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
sign_extend(unsigned long val,int len)173*4882a593Smuzhiyun static inline unsigned long sign_extend(unsigned long val, int len)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	unsigned long ret = 0;
176*4882a593Smuzhiyun 	unsigned char *s, *t;
177*4882a593Smuzhiyun 	int i = 0;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	val = cpu_to_le32(val);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	s = (void *)&val;
182*4882a593Smuzhiyun 	t = (void *)&ret;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	while (i++ < len)
185*4882a593Smuzhiyun 		*t++ = *s++;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (((*(t - 1)) & 0x80) && (i < 4)) {
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		while (i++ <= 4)
190*4882a593Smuzhiyun 			*t++ = 0xff;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return le32_to_cpu(ret);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
do_16(unsigned long inst,struct pt_regs * regs)196*4882a593Smuzhiyun static inline int do_16(unsigned long inst, struct pt_regs *regs)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	int imm, regular, load, len, addr_mode, idx_mode;
199*4882a593Smuzhiyun 	unsigned long unaligned_addr, target_val, source_idx, target_idx,
200*4882a593Smuzhiyun 	    shift = 0;
201*4882a593Smuzhiyun 	switch ((inst >> 9) & 0x3F) {
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	case 0x12:		/* LHI333    */
204*4882a593Smuzhiyun 		imm = 1;
205*4882a593Smuzhiyun 		regular = 1;
206*4882a593Smuzhiyun 		load = 1;
207*4882a593Smuzhiyun 		len = 2;
208*4882a593Smuzhiyun 		addr_mode = 3;
209*4882a593Smuzhiyun 		idx_mode = 3;
210*4882a593Smuzhiyun 		break;
211*4882a593Smuzhiyun 	case 0x10:		/* LWI333    */
212*4882a593Smuzhiyun 		imm = 1;
213*4882a593Smuzhiyun 		regular = 1;
214*4882a593Smuzhiyun 		load = 1;
215*4882a593Smuzhiyun 		len = 4;
216*4882a593Smuzhiyun 		addr_mode = 3;
217*4882a593Smuzhiyun 		idx_mode = 3;
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	case 0x11:		/* LWI333.bi */
220*4882a593Smuzhiyun 		imm = 1;
221*4882a593Smuzhiyun 		regular = 0;
222*4882a593Smuzhiyun 		load = 1;
223*4882a593Smuzhiyun 		len = 4;
224*4882a593Smuzhiyun 		addr_mode = 3;
225*4882a593Smuzhiyun 		idx_mode = 3;
226*4882a593Smuzhiyun 		break;
227*4882a593Smuzhiyun 	case 0x1A:		/* LWI450    */
228*4882a593Smuzhiyun 		imm = 0;
229*4882a593Smuzhiyun 		regular = 1;
230*4882a593Smuzhiyun 		load = 1;
231*4882a593Smuzhiyun 		len = 4;
232*4882a593Smuzhiyun 		addr_mode = 5;
233*4882a593Smuzhiyun 		idx_mode = 4;
234*4882a593Smuzhiyun 		break;
235*4882a593Smuzhiyun 	case 0x16:		/* SHI333    */
236*4882a593Smuzhiyun 		imm = 1;
237*4882a593Smuzhiyun 		regular = 1;
238*4882a593Smuzhiyun 		load = 0;
239*4882a593Smuzhiyun 		len = 2;
240*4882a593Smuzhiyun 		addr_mode = 3;
241*4882a593Smuzhiyun 		idx_mode = 3;
242*4882a593Smuzhiyun 		break;
243*4882a593Smuzhiyun 	case 0x14:		/* SWI333    */
244*4882a593Smuzhiyun 		imm = 1;
245*4882a593Smuzhiyun 		regular = 1;
246*4882a593Smuzhiyun 		load = 0;
247*4882a593Smuzhiyun 		len = 4;
248*4882a593Smuzhiyun 		addr_mode = 3;
249*4882a593Smuzhiyun 		idx_mode = 3;
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	case 0x15:		/* SWI333.bi */
252*4882a593Smuzhiyun 		imm = 1;
253*4882a593Smuzhiyun 		regular = 0;
254*4882a593Smuzhiyun 		load = 0;
255*4882a593Smuzhiyun 		len = 4;
256*4882a593Smuzhiyun 		addr_mode = 3;
257*4882a593Smuzhiyun 		idx_mode = 3;
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	case 0x1B:		/* SWI450    */
260*4882a593Smuzhiyun 		imm = 0;
261*4882a593Smuzhiyun 		regular = 1;
262*4882a593Smuzhiyun 		load = 0;
263*4882a593Smuzhiyun 		len = 4;
264*4882a593Smuzhiyun 		addr_mode = 5;
265*4882a593Smuzhiyun 		idx_mode = 4;
266*4882a593Smuzhiyun 		break;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	default:
269*4882a593Smuzhiyun 		return -EFAULT;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (addr_mode == 3) {
273*4882a593Smuzhiyun 		unaligned_addr = *idx_to_addr(regs, RA3(inst));
274*4882a593Smuzhiyun 		source_idx = RA3(inst);
275*4882a593Smuzhiyun 	} else {
276*4882a593Smuzhiyun 		unaligned_addr = *idx_to_addr(regs, RA5(inst));
277*4882a593Smuzhiyun 		source_idx = RA5(inst);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (idx_mode == 3)
281*4882a593Smuzhiyun 		target_idx = RT3(inst);
282*4882a593Smuzhiyun 	else
283*4882a593Smuzhiyun 		target_idx = RT4(inst);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (imm)
286*4882a593Smuzhiyun 		shift = IMM3U(inst) * len;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (regular)
289*4882a593Smuzhiyun 		unaligned_addr += shift;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (load) {
292*4882a593Smuzhiyun 		if (!access_ok((void *)unaligned_addr, len))
293*4882a593Smuzhiyun 			return -EACCES;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		get_data(unaligned_addr, &target_val, len);
296*4882a593Smuzhiyun 		*idx_to_addr(regs, target_idx) = target_val;
297*4882a593Smuzhiyun 	} else {
298*4882a593Smuzhiyun 		if (!access_ok((void *)unaligned_addr, len))
299*4882a593Smuzhiyun 			return -EACCES;
300*4882a593Smuzhiyun 		target_val = *idx_to_addr(regs, target_idx);
301*4882a593Smuzhiyun 		set_data((void *)unaligned_addr, target_val, len);
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (!regular)
305*4882a593Smuzhiyun 		*idx_to_addr(regs, source_idx) = unaligned_addr + shift;
306*4882a593Smuzhiyun 	regs->ipc += 2;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun fault:
310*4882a593Smuzhiyun 	return -EACCES;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
do_32(unsigned long inst,struct pt_regs * regs)313*4882a593Smuzhiyun static inline int do_32(unsigned long inst, struct pt_regs *regs)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	int imm, regular, load, len, sign_ext;
316*4882a593Smuzhiyun 	unsigned long unaligned_addr, target_val, shift;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	unaligned_addr = *idx_to_addr(regs, RA(inst));
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	switch ((inst >> 25) << 1) {
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	case 0x02:		/* LHI       */
323*4882a593Smuzhiyun 		imm = 1;
324*4882a593Smuzhiyun 		regular = 1;
325*4882a593Smuzhiyun 		load = 1;
326*4882a593Smuzhiyun 		len = 2;
327*4882a593Smuzhiyun 		sign_ext = 0;
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	case 0x0A:		/* LHI.bi    */
330*4882a593Smuzhiyun 		imm = 1;
331*4882a593Smuzhiyun 		regular = 0;
332*4882a593Smuzhiyun 		load = 1;
333*4882a593Smuzhiyun 		len = 2;
334*4882a593Smuzhiyun 		sign_ext = 0;
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 	case 0x22:		/* LHSI      */
337*4882a593Smuzhiyun 		imm = 1;
338*4882a593Smuzhiyun 		regular = 1;
339*4882a593Smuzhiyun 		load = 1;
340*4882a593Smuzhiyun 		len = 2;
341*4882a593Smuzhiyun 		sign_ext = 1;
342*4882a593Smuzhiyun 		break;
343*4882a593Smuzhiyun 	case 0x2A:		/* LHSI.bi   */
344*4882a593Smuzhiyun 		imm = 1;
345*4882a593Smuzhiyun 		regular = 0;
346*4882a593Smuzhiyun 		load = 1;
347*4882a593Smuzhiyun 		len = 2;
348*4882a593Smuzhiyun 		sign_ext = 1;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	case 0x04:		/* LWI       */
351*4882a593Smuzhiyun 		imm = 1;
352*4882a593Smuzhiyun 		regular = 1;
353*4882a593Smuzhiyun 		load = 1;
354*4882a593Smuzhiyun 		len = 4;
355*4882a593Smuzhiyun 		sign_ext = 0;
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 	case 0x0C:		/* LWI.bi    */
358*4882a593Smuzhiyun 		imm = 1;
359*4882a593Smuzhiyun 		regular = 0;
360*4882a593Smuzhiyun 		load = 1;
361*4882a593Smuzhiyun 		len = 4;
362*4882a593Smuzhiyun 		sign_ext = 0;
363*4882a593Smuzhiyun 		break;
364*4882a593Smuzhiyun 	case 0x12:		/* SHI       */
365*4882a593Smuzhiyun 		imm = 1;
366*4882a593Smuzhiyun 		regular = 1;
367*4882a593Smuzhiyun 		load = 0;
368*4882a593Smuzhiyun 		len = 2;
369*4882a593Smuzhiyun 		sign_ext = 0;
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	case 0x1A:		/* SHI.bi    */
372*4882a593Smuzhiyun 		imm = 1;
373*4882a593Smuzhiyun 		regular = 0;
374*4882a593Smuzhiyun 		load = 0;
375*4882a593Smuzhiyun 		len = 2;
376*4882a593Smuzhiyun 		sign_ext = 0;
377*4882a593Smuzhiyun 		break;
378*4882a593Smuzhiyun 	case 0x14:		/* SWI       */
379*4882a593Smuzhiyun 		imm = 1;
380*4882a593Smuzhiyun 		regular = 1;
381*4882a593Smuzhiyun 		load = 0;
382*4882a593Smuzhiyun 		len = 4;
383*4882a593Smuzhiyun 		sign_ext = 0;
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 	case 0x1C:		/* SWI.bi    */
386*4882a593Smuzhiyun 		imm = 1;
387*4882a593Smuzhiyun 		regular = 0;
388*4882a593Smuzhiyun 		load = 0;
389*4882a593Smuzhiyun 		len = 4;
390*4882a593Smuzhiyun 		sign_ext = 0;
391*4882a593Smuzhiyun 		break;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	default:
394*4882a593Smuzhiyun 		switch (inst & 0xff) {
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		case 0x01:	/* LH        */
397*4882a593Smuzhiyun 			imm = 0;
398*4882a593Smuzhiyun 			regular = 1;
399*4882a593Smuzhiyun 			load = 1;
400*4882a593Smuzhiyun 			len = 2;
401*4882a593Smuzhiyun 			sign_ext = 0;
402*4882a593Smuzhiyun 			break;
403*4882a593Smuzhiyun 		case 0x05:	/* LH.bi     */
404*4882a593Smuzhiyun 			imm = 0;
405*4882a593Smuzhiyun 			regular = 0;
406*4882a593Smuzhiyun 			load = 1;
407*4882a593Smuzhiyun 			len = 2;
408*4882a593Smuzhiyun 			sign_ext = 0;
409*4882a593Smuzhiyun 			break;
410*4882a593Smuzhiyun 		case 0x11:	/* LHS       */
411*4882a593Smuzhiyun 			imm = 0;
412*4882a593Smuzhiyun 			regular = 1;
413*4882a593Smuzhiyun 			load = 1;
414*4882a593Smuzhiyun 			len = 2;
415*4882a593Smuzhiyun 			sign_ext = 1;
416*4882a593Smuzhiyun 			break;
417*4882a593Smuzhiyun 		case 0x15:	/* LHS.bi    */
418*4882a593Smuzhiyun 			imm = 0;
419*4882a593Smuzhiyun 			regular = 0;
420*4882a593Smuzhiyun 			load = 1;
421*4882a593Smuzhiyun 			len = 2;
422*4882a593Smuzhiyun 			sign_ext = 1;
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 		case 0x02:	/* LW        */
425*4882a593Smuzhiyun 			imm = 0;
426*4882a593Smuzhiyun 			regular = 1;
427*4882a593Smuzhiyun 			load = 1;
428*4882a593Smuzhiyun 			len = 4;
429*4882a593Smuzhiyun 			sign_ext = 0;
430*4882a593Smuzhiyun 			break;
431*4882a593Smuzhiyun 		case 0x06:	/* LW.bi     */
432*4882a593Smuzhiyun 			imm = 0;
433*4882a593Smuzhiyun 			regular = 0;
434*4882a593Smuzhiyun 			load = 1;
435*4882a593Smuzhiyun 			len = 4;
436*4882a593Smuzhiyun 			sign_ext = 0;
437*4882a593Smuzhiyun 			break;
438*4882a593Smuzhiyun 		case 0x09:	/* SH        */
439*4882a593Smuzhiyun 			imm = 0;
440*4882a593Smuzhiyun 			regular = 1;
441*4882a593Smuzhiyun 			load = 0;
442*4882a593Smuzhiyun 			len = 2;
443*4882a593Smuzhiyun 			sign_ext = 0;
444*4882a593Smuzhiyun 			break;
445*4882a593Smuzhiyun 		case 0x0D:	/* SH.bi     */
446*4882a593Smuzhiyun 			imm = 0;
447*4882a593Smuzhiyun 			regular = 0;
448*4882a593Smuzhiyun 			load = 0;
449*4882a593Smuzhiyun 			len = 2;
450*4882a593Smuzhiyun 			sign_ext = 0;
451*4882a593Smuzhiyun 			break;
452*4882a593Smuzhiyun 		case 0x0A:	/* SW        */
453*4882a593Smuzhiyun 			imm = 0;
454*4882a593Smuzhiyun 			regular = 1;
455*4882a593Smuzhiyun 			load = 0;
456*4882a593Smuzhiyun 			len = 4;
457*4882a593Smuzhiyun 			sign_ext = 0;
458*4882a593Smuzhiyun 			break;
459*4882a593Smuzhiyun 		case 0x0E:	/* SW.bi     */
460*4882a593Smuzhiyun 			imm = 0;
461*4882a593Smuzhiyun 			regular = 0;
462*4882a593Smuzhiyun 			load = 0;
463*4882a593Smuzhiyun 			len = 4;
464*4882a593Smuzhiyun 			sign_ext = 0;
465*4882a593Smuzhiyun 			break;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 		default:
468*4882a593Smuzhiyun 			return -EFAULT;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (imm)
473*4882a593Smuzhiyun 		shift = GET_IMMSVAL(IMM(inst)) * len;
474*4882a593Smuzhiyun 	else
475*4882a593Smuzhiyun 		shift = *idx_to_addr(regs, RB(inst)) << SV(inst);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	if (regular)
478*4882a593Smuzhiyun 		unaligned_addr += shift;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (load) {
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 		if (!access_ok((void *)unaligned_addr, len))
483*4882a593Smuzhiyun 			return -EACCES;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		get_data(unaligned_addr, &target_val, len);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		if (sign_ext)
488*4882a593Smuzhiyun 			*idx_to_addr(regs, RT(inst)) =
489*4882a593Smuzhiyun 			    sign_extend(target_val, len);
490*4882a593Smuzhiyun 		else
491*4882a593Smuzhiyun 			*idx_to_addr(regs, RT(inst)) = target_val;
492*4882a593Smuzhiyun 	} else {
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		if (!access_ok((void *)unaligned_addr, len))
495*4882a593Smuzhiyun 			return -EACCES;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 		target_val = *idx_to_addr(regs, RT(inst));
498*4882a593Smuzhiyun 		set_data((void *)unaligned_addr, target_val, len);
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (!regular)
502*4882a593Smuzhiyun 		*idx_to_addr(regs, RA(inst)) = unaligned_addr + shift;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	regs->ipc += 4;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return 0;
507*4882a593Smuzhiyun fault:
508*4882a593Smuzhiyun 	return -EACCES;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
do_unaligned_access(unsigned long addr,struct pt_regs * regs)511*4882a593Smuzhiyun int do_unaligned_access(unsigned long addr, struct pt_regs *regs)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	unsigned long inst;
514*4882a593Smuzhiyun 	int ret = -EFAULT;
515*4882a593Smuzhiyun 	mm_segment_t seg;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	inst = get_inst(regs->ipc);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	DEBUG((unalign_access_debug > 0), 1,
520*4882a593Smuzhiyun 	      "Faulting addr: 0x%08lx, pc: 0x%08lx [inst: 0x%08lx ]\n", addr,
521*4882a593Smuzhiyun 	      regs->ipc, inst);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	seg = force_uaccess_begin();
524*4882a593Smuzhiyun 	if (inst & NDS32_16BIT_INSTRUCTION)
525*4882a593Smuzhiyun 		ret = do_16((inst >> 16) & 0xffff, regs);
526*4882a593Smuzhiyun 	else
527*4882a593Smuzhiyun 		ret = do_32(inst, regs);
528*4882a593Smuzhiyun 	force_uaccess_end(seg);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	return ret;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #ifdef CONFIG_PROC_FS
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static struct ctl_table alignment_tbl[3] = {
536*4882a593Smuzhiyun 	{
537*4882a593Smuzhiyun 	 .procname = "enable",
538*4882a593Smuzhiyun 	 .data = &unalign_access_mode,
539*4882a593Smuzhiyun 	 .maxlen = sizeof(unalign_access_mode),
540*4882a593Smuzhiyun 	 .mode = 0666,
541*4882a593Smuzhiyun 	 .proc_handler = &proc_dointvec
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 	,
544*4882a593Smuzhiyun 	{
545*4882a593Smuzhiyun 	 .procname = "debug_info",
546*4882a593Smuzhiyun 	 .data = &unalign_access_debug,
547*4882a593Smuzhiyun 	 .maxlen = sizeof(unalign_access_debug),
548*4882a593Smuzhiyun 	 .mode = 0644,
549*4882a593Smuzhiyun 	 .proc_handler = &proc_dointvec
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 	,
552*4882a593Smuzhiyun 	{}
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static struct ctl_table nds32_sysctl_table[2] = {
556*4882a593Smuzhiyun 	{
557*4882a593Smuzhiyun 	 .procname = "unaligned_access",
558*4882a593Smuzhiyun 	 .mode = 0555,
559*4882a593Smuzhiyun 	 .child = alignment_tbl},
560*4882a593Smuzhiyun 	{}
561*4882a593Smuzhiyun };
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun static struct ctl_path nds32_path[2] = {
564*4882a593Smuzhiyun 	{.procname = "nds32"},
565*4882a593Smuzhiyun 	{}
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun /*
569*4882a593Smuzhiyun  * Initialize nds32 alignment-correction interface
570*4882a593Smuzhiyun  */
nds32_sysctl_init(void)571*4882a593Smuzhiyun static int __init nds32_sysctl_init(void)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	register_sysctl_paths(nds32_path, nds32_sysctl_table);
574*4882a593Smuzhiyun 	return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun __initcall(nds32_sysctl_init);
578*4882a593Smuzhiyun #endif /* CONFIG_PROC_FS */
579