xref: /OK3568_Linux_fs/kernel/arch/mips/txx9/rbtx4939/setup.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Toshiba RBTX4939 setup routines.
3*4882a593Smuzhiyun  * Based on linux/arch/mips/txx9/rbtx4938/setup.c,
4*4882a593Smuzhiyun  *	    and RBTX49xx patch from CELF patch archive.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2000-2001,2005-2007 Toshiba Corporation
7*4882a593Smuzhiyun  * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
8*4882a593Smuzhiyun  * terms of the GNU General Public License version 2. This program is
9*4882a593Smuzhiyun  * licensed "as is" without any warranty of any kind, whether express
10*4882a593Smuzhiyun  * or implied.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/export.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/leds.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/smc91x.h>
21*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
22*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
23*4882a593Smuzhiyun #include <linux/mtd/map.h>
24*4882a593Smuzhiyun #include <asm/reboot.h>
25*4882a593Smuzhiyun #include <asm/txx9/generic.h>
26*4882a593Smuzhiyun #include <asm/txx9/pci.h>
27*4882a593Smuzhiyun #include <asm/txx9/rbtx4939.h>
28*4882a593Smuzhiyun 
rbtx4939_machine_restart(char * command)29*4882a593Smuzhiyun static void rbtx4939_machine_restart(char *command)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	local_irq_disable();
32*4882a593Smuzhiyun 	writeb(1, rbtx4939_reseten_addr);
33*4882a593Smuzhiyun 	writeb(1, rbtx4939_softreset_addr);
34*4882a593Smuzhiyun 	while (1)
35*4882a593Smuzhiyun 		;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
rbtx4939_time_init(void)38*4882a593Smuzhiyun static void __init rbtx4939_time_init(void)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	tx4939_time_init(0);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #if defined(__BIG_ENDIAN) && IS_ENABLED(CONFIG_SMC91X)
44*4882a593Smuzhiyun #define HAVE_RBTX4939_IOSWAB
45*4882a593Smuzhiyun #define IS_CE1_ADDR(addr) \
46*4882a593Smuzhiyun 	((((unsigned long)(addr) - IO_BASE) & 0xfff00000) == TXX9_CE(1))
rbtx4939_ioswabw(volatile u16 * a,u16 x)47*4882a593Smuzhiyun static u16 rbtx4939_ioswabw(volatile u16 *a, u16 x)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	return IS_CE1_ADDR(a) ? x : le16_to_cpu(x);
50*4882a593Smuzhiyun }
rbtx4939_mem_ioswabw(volatile u16 * a,u16 x)51*4882a593Smuzhiyun static u16 rbtx4939_mem_ioswabw(volatile u16 *a, u16 x)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	return !IS_CE1_ADDR(a) ? x : le16_to_cpu(x);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun #endif /* __BIG_ENDIAN && CONFIG_SMC91X */
56*4882a593Smuzhiyun 
rbtx4939_pci_setup(void)57*4882a593Smuzhiyun static void __init rbtx4939_pci_setup(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun #ifdef CONFIG_PCI
60*4882a593Smuzhiyun 	int extarb = !(__raw_readq(&tx4939_ccfgptr->ccfg) & TX4939_CCFG_PCIARB);
61*4882a593Smuzhiyun 	struct pci_controller *c = &txx9_primary_pcic;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	register_pci_controller(c);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	tx4939_report_pciclk();
66*4882a593Smuzhiyun 	tx4927_pcic_setup(tx4939_pcicptr, c, extarb);
67*4882a593Smuzhiyun 	if (!(__raw_readq(&tx4939_ccfgptr->pcfg) & TX4939_PCFG_ATA1MODE) &&
68*4882a593Smuzhiyun 	    (__raw_readq(&tx4939_ccfgptr->pcfg) &
69*4882a593Smuzhiyun 	     (TX4939_PCFG_ET0MODE | TX4939_PCFG_ET1MODE))) {
70*4882a593Smuzhiyun 		tx4939_report_pci1clk();
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 		/* mem:64K(max), io:64K(max) (enough for ETH0,ETH1) */
73*4882a593Smuzhiyun 		c = txx9_alloc_pci_controller(NULL, 0, 0x10000, 0, 0x10000);
74*4882a593Smuzhiyun 		register_pci_controller(c);
75*4882a593Smuzhiyun 		tx4927_pcic_setup(tx4939_pcic1ptr, c, 0);
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	tx4939_setup_pcierr_irq();
79*4882a593Smuzhiyun #endif /* CONFIG_PCI */
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static unsigned long long default_ebccr[] __initdata = {
83*4882a593Smuzhiyun 	0x01c0000000007608ULL, /* 64M ROM */
84*4882a593Smuzhiyun 	0x017f000000007049ULL, /* 1M IOC */
85*4882a593Smuzhiyun 	0x0180000000408608ULL, /* ISA */
86*4882a593Smuzhiyun 	0,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
rbtx4939_ebusc_setup(void)89*4882a593Smuzhiyun static void __init rbtx4939_ebusc_setup(void)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	int i;
92*4882a593Smuzhiyun 	unsigned int sp;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* use user-configured speed */
95*4882a593Smuzhiyun 	sp = TX4939_EBUSC_CR(0) & 0x30;
96*4882a593Smuzhiyun 	default_ebccr[0] |= sp;
97*4882a593Smuzhiyun 	default_ebccr[1] |= sp;
98*4882a593Smuzhiyun 	default_ebccr[2] |= sp;
99*4882a593Smuzhiyun 	/* initialise by myself */
100*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(default_ebccr); i++) {
101*4882a593Smuzhiyun 		if (default_ebccr[i])
102*4882a593Smuzhiyun 			____raw_writeq(default_ebccr[i],
103*4882a593Smuzhiyun 				       &tx4939_ebuscptr->cr[i]);
104*4882a593Smuzhiyun 		else
105*4882a593Smuzhiyun 			____raw_writeq(____raw_readq(&tx4939_ebuscptr->cr[i])
106*4882a593Smuzhiyun 				       & ~8,
107*4882a593Smuzhiyun 				       &tx4939_ebuscptr->cr[i]);
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
rbtx4939_update_ioc_pen(void)111*4882a593Smuzhiyun static void __init rbtx4939_update_ioc_pen(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	__u64 pcfg = ____raw_readq(&tx4939_ccfgptr->pcfg);
114*4882a593Smuzhiyun 	__u64 ccfg = ____raw_readq(&tx4939_ccfgptr->ccfg);
115*4882a593Smuzhiyun 	__u8 pe1 = readb(rbtx4939_pe1_addr);
116*4882a593Smuzhiyun 	__u8 pe2 = readb(rbtx4939_pe2_addr);
117*4882a593Smuzhiyun 	__u8 pe3 = readb(rbtx4939_pe3_addr);
118*4882a593Smuzhiyun 	if (pcfg & TX4939_PCFG_ATA0MODE)
119*4882a593Smuzhiyun 		pe1 |= RBTX4939_PE1_ATA(0);
120*4882a593Smuzhiyun 	else
121*4882a593Smuzhiyun 		pe1 &= ~RBTX4939_PE1_ATA(0);
122*4882a593Smuzhiyun 	if (pcfg & TX4939_PCFG_ATA1MODE) {
123*4882a593Smuzhiyun 		pe1 |= RBTX4939_PE1_ATA(1);
124*4882a593Smuzhiyun 		pe1 &= ~(RBTX4939_PE1_RMII(0) | RBTX4939_PE1_RMII(1));
125*4882a593Smuzhiyun 	} else {
126*4882a593Smuzhiyun 		pe1 &= ~RBTX4939_PE1_ATA(1);
127*4882a593Smuzhiyun 		if (pcfg & TX4939_PCFG_ET0MODE)
128*4882a593Smuzhiyun 			pe1 |= RBTX4939_PE1_RMII(0);
129*4882a593Smuzhiyun 		else
130*4882a593Smuzhiyun 			pe1 &= ~RBTX4939_PE1_RMII(0);
131*4882a593Smuzhiyun 		if (pcfg & TX4939_PCFG_ET1MODE)
132*4882a593Smuzhiyun 			pe1 |= RBTX4939_PE1_RMII(1);
133*4882a593Smuzhiyun 		else
134*4882a593Smuzhiyun 			pe1 &= ~RBTX4939_PE1_RMII(1);
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 	if (ccfg & TX4939_CCFG_PTSEL)
137*4882a593Smuzhiyun 		pe3 &= ~(RBTX4939_PE3_VP | RBTX4939_PE3_VP_P |
138*4882a593Smuzhiyun 			 RBTX4939_PE3_VP_S);
139*4882a593Smuzhiyun 	else {
140*4882a593Smuzhiyun 		__u64 vmode = pcfg &
141*4882a593Smuzhiyun 			(TX4939_PCFG_VSSMODE | TX4939_PCFG_VPSMODE);
142*4882a593Smuzhiyun 		if (vmode == 0)
143*4882a593Smuzhiyun 			pe3 &= ~(RBTX4939_PE3_VP | RBTX4939_PE3_VP_P |
144*4882a593Smuzhiyun 				 RBTX4939_PE3_VP_S);
145*4882a593Smuzhiyun 		else if (vmode == TX4939_PCFG_VPSMODE) {
146*4882a593Smuzhiyun 			pe3 |= RBTX4939_PE3_VP_P;
147*4882a593Smuzhiyun 			pe3 &= ~(RBTX4939_PE3_VP | RBTX4939_PE3_VP_S);
148*4882a593Smuzhiyun 		} else if (vmode == TX4939_PCFG_VSSMODE) {
149*4882a593Smuzhiyun 			pe3 |= RBTX4939_PE3_VP | RBTX4939_PE3_VP_S;
150*4882a593Smuzhiyun 			pe3 &= ~RBTX4939_PE3_VP_P;
151*4882a593Smuzhiyun 		} else {
152*4882a593Smuzhiyun 			pe3 |= RBTX4939_PE3_VP | RBTX4939_PE3_VP_P;
153*4882a593Smuzhiyun 			pe3 &= ~RBTX4939_PE3_VP_S;
154*4882a593Smuzhiyun 		}
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 	if (pcfg & TX4939_PCFG_SPIMODE) {
157*4882a593Smuzhiyun 		if (pcfg & TX4939_PCFG_SIO2MODE_GPIO)
158*4882a593Smuzhiyun 			pe2 &= ~(RBTX4939_PE2_SIO2 | RBTX4939_PE2_SIO0);
159*4882a593Smuzhiyun 		else {
160*4882a593Smuzhiyun 			if (pcfg & TX4939_PCFG_SIO2MODE_SIO2) {
161*4882a593Smuzhiyun 				pe2 |= RBTX4939_PE2_SIO2;
162*4882a593Smuzhiyun 				pe2 &= ~RBTX4939_PE2_SIO0;
163*4882a593Smuzhiyun 			} else {
164*4882a593Smuzhiyun 				pe2 |= RBTX4939_PE2_SIO0;
165*4882a593Smuzhiyun 				pe2 &= ~RBTX4939_PE2_SIO2;
166*4882a593Smuzhiyun 			}
167*4882a593Smuzhiyun 		}
168*4882a593Smuzhiyun 		if (pcfg & TX4939_PCFG_SIO3MODE)
169*4882a593Smuzhiyun 			pe2 |= RBTX4939_PE2_SIO3;
170*4882a593Smuzhiyun 		else
171*4882a593Smuzhiyun 			pe2 &= ~RBTX4939_PE2_SIO3;
172*4882a593Smuzhiyun 		pe2 &= ~RBTX4939_PE2_SPI;
173*4882a593Smuzhiyun 	} else {
174*4882a593Smuzhiyun 		pe2 |= RBTX4939_PE2_SPI;
175*4882a593Smuzhiyun 		pe2 &= ~(RBTX4939_PE2_SIO3 | RBTX4939_PE2_SIO2 |
176*4882a593Smuzhiyun 			 RBTX4939_PE2_SIO0);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 	if ((pcfg & TX4939_PCFG_I2SMODE_MASK) == TX4939_PCFG_I2SMODE_GPIO)
179*4882a593Smuzhiyun 		pe2 |= RBTX4939_PE2_GPIO;
180*4882a593Smuzhiyun 	else
181*4882a593Smuzhiyun 		pe2 &= ~RBTX4939_PE2_GPIO;
182*4882a593Smuzhiyun 	writeb(pe1, rbtx4939_pe1_addr);
183*4882a593Smuzhiyun 	writeb(pe2, rbtx4939_pe2_addr);
184*4882a593Smuzhiyun 	writeb(pe3, rbtx4939_pe3_addr);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define RBTX4939_MAX_7SEGLEDS	8
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #if IS_BUILTIN(CONFIG_LEDS_CLASS)
190*4882a593Smuzhiyun static u8 led_val[RBTX4939_MAX_7SEGLEDS];
191*4882a593Smuzhiyun struct rbtx4939_led_data {
192*4882a593Smuzhiyun 	struct led_classdev cdev;
193*4882a593Smuzhiyun 	char name[32];
194*4882a593Smuzhiyun 	unsigned int num;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun /* Use "dot" in 7seg LEDs */
rbtx4939_led_brightness_set(struct led_classdev * led_cdev,enum led_brightness value)198*4882a593Smuzhiyun static void rbtx4939_led_brightness_set(struct led_classdev *led_cdev,
199*4882a593Smuzhiyun 					enum led_brightness value)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct rbtx4939_led_data *led_dat =
202*4882a593Smuzhiyun 		container_of(led_cdev, struct rbtx4939_led_data, cdev);
203*4882a593Smuzhiyun 	unsigned int num = led_dat->num;
204*4882a593Smuzhiyun 	unsigned long flags;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	local_irq_save(flags);
207*4882a593Smuzhiyun 	led_val[num] = (led_val[num] & 0x7f) | (value ? 0x80 : 0);
208*4882a593Smuzhiyun 	writeb(led_val[num], rbtx4939_7seg_addr(num / 4, num % 4));
209*4882a593Smuzhiyun 	local_irq_restore(flags);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
rbtx4939_led_probe(struct platform_device * pdev)212*4882a593Smuzhiyun static int __init rbtx4939_led_probe(struct platform_device *pdev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct rbtx4939_led_data *leds_data;
215*4882a593Smuzhiyun 	int i;
216*4882a593Smuzhiyun 	static char *default_triggers[] __initdata = {
217*4882a593Smuzhiyun 		"heartbeat",
218*4882a593Smuzhiyun 		"disk-activity",
219*4882a593Smuzhiyun 		"nand-disk",
220*4882a593Smuzhiyun 	};
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	leds_data = kcalloc(RBTX4939_MAX_7SEGLEDS, sizeof(*leds_data),
223*4882a593Smuzhiyun 			    GFP_KERNEL);
224*4882a593Smuzhiyun 	if (!leds_data)
225*4882a593Smuzhiyun 		return -ENOMEM;
226*4882a593Smuzhiyun 	for (i = 0; i < RBTX4939_MAX_7SEGLEDS; i++) {
227*4882a593Smuzhiyun 		int rc;
228*4882a593Smuzhiyun 		struct rbtx4939_led_data *led_dat = &leds_data[i];
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		led_dat->num = i;
231*4882a593Smuzhiyun 		led_dat->cdev.brightness_set = rbtx4939_led_brightness_set;
232*4882a593Smuzhiyun 		sprintf(led_dat->name, "rbtx4939:amber:%u", i);
233*4882a593Smuzhiyun 		led_dat->cdev.name = led_dat->name;
234*4882a593Smuzhiyun 		if (i < ARRAY_SIZE(default_triggers))
235*4882a593Smuzhiyun 			led_dat->cdev.default_trigger = default_triggers[i];
236*4882a593Smuzhiyun 		rc = led_classdev_register(&pdev->dev, &led_dat->cdev);
237*4882a593Smuzhiyun 		if (rc < 0)
238*4882a593Smuzhiyun 			return rc;
239*4882a593Smuzhiyun 		led_dat->cdev.brightness_set(&led_dat->cdev, 0);
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct platform_driver rbtx4939_led_driver = {
246*4882a593Smuzhiyun 	.driver	 = {
247*4882a593Smuzhiyun 		.name = "rbtx4939-led",
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
rbtx4939_led_setup(void)251*4882a593Smuzhiyun static void __init rbtx4939_led_setup(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	platform_device_register_simple("rbtx4939-led", -1, NULL, 0);
254*4882a593Smuzhiyun 	platform_driver_probe(&rbtx4939_led_driver, rbtx4939_led_probe);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun #else
rbtx4939_led_setup(void)257*4882a593Smuzhiyun static inline void rbtx4939_led_setup(void)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun #endif
261*4882a593Smuzhiyun 
__rbtx4939_7segled_putc(unsigned int pos,unsigned char val)262*4882a593Smuzhiyun static void __rbtx4939_7segled_putc(unsigned int pos, unsigned char val)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun #if IS_BUILTIN(CONFIG_LEDS_CLASS)
265*4882a593Smuzhiyun 	unsigned long flags;
266*4882a593Smuzhiyun 	local_irq_save(flags);
267*4882a593Smuzhiyun 	/* bit7: reserved for LED class */
268*4882a593Smuzhiyun 	led_val[pos] = (led_val[pos] & 0x80) | (val & 0x7f);
269*4882a593Smuzhiyun 	val = led_val[pos];
270*4882a593Smuzhiyun 	local_irq_restore(flags);
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun 	writeb(val, rbtx4939_7seg_addr(pos / 4, pos % 4));
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
rbtx4939_7segled_putc(unsigned int pos,unsigned char val)275*4882a593Smuzhiyun static void rbtx4939_7segled_putc(unsigned int pos, unsigned char val)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	/* convert from map_to_seg7() notation */
278*4882a593Smuzhiyun 	val = (val & 0x88) |
279*4882a593Smuzhiyun 		((val & 0x40) >> 6) |
280*4882a593Smuzhiyun 		((val & 0x20) >> 4) |
281*4882a593Smuzhiyun 		((val & 0x10) >> 2) |
282*4882a593Smuzhiyun 		((val & 0x04) << 2) |
283*4882a593Smuzhiyun 		((val & 0x02) << 4) |
284*4882a593Smuzhiyun 		((val & 0x01) << 6);
285*4882a593Smuzhiyun 	__rbtx4939_7segled_putc(pos, val);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_MTD_RBTX4939)
289*4882a593Smuzhiyun /* special mapping for boot rom */
rbtx4939_flash_fixup_ofs(unsigned long ofs)290*4882a593Smuzhiyun static unsigned long rbtx4939_flash_fixup_ofs(unsigned long ofs)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	u8 bdipsw = readb(rbtx4939_bdipsw_addr) & 0x0f;
293*4882a593Smuzhiyun 	unsigned char shift;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (bdipsw & 8) {
296*4882a593Smuzhiyun 		/* BOOT Mode: USER ROM1 / USER ROM2 */
297*4882a593Smuzhiyun 		shift = bdipsw & 3;
298*4882a593Smuzhiyun 		/* rotate A[23:22] */
299*4882a593Smuzhiyun 		return (ofs & ~0xc00000) | ((((ofs >> 22) + shift) & 3) << 22);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
302*4882a593Smuzhiyun 	if (bdipsw == 0)
303*4882a593Smuzhiyun 		/* BOOT Mode: Monitor ROM */
304*4882a593Smuzhiyun 		ofs ^= 0x400000;	/* swap A[22] */
305*4882a593Smuzhiyun #endif
306*4882a593Smuzhiyun 	return ofs;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
rbtx4939_flash_read16(struct map_info * map,unsigned long ofs)309*4882a593Smuzhiyun static map_word rbtx4939_flash_read16(struct map_info *map, unsigned long ofs)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	map_word r;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	ofs = rbtx4939_flash_fixup_ofs(ofs);
314*4882a593Smuzhiyun 	r.x[0] = __raw_readw(map->virt + ofs);
315*4882a593Smuzhiyun 	return r;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
rbtx4939_flash_write16(struct map_info * map,const map_word datum,unsigned long ofs)318*4882a593Smuzhiyun static void rbtx4939_flash_write16(struct map_info *map, const map_word datum,
319*4882a593Smuzhiyun 				   unsigned long ofs)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	ofs = rbtx4939_flash_fixup_ofs(ofs);
322*4882a593Smuzhiyun 	__raw_writew(datum.x[0], map->virt + ofs);
323*4882a593Smuzhiyun 	mb();	/* see inline_map_write() in mtd/map.h */
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
rbtx4939_flash_copy_from(struct map_info * map,void * to,unsigned long from,ssize_t len)326*4882a593Smuzhiyun static void rbtx4939_flash_copy_from(struct map_info *map, void *to,
327*4882a593Smuzhiyun 				     unsigned long from, ssize_t len)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	u8 bdipsw = readb(rbtx4939_bdipsw_addr) & 0x0f;
330*4882a593Smuzhiyun 	unsigned char shift;
331*4882a593Smuzhiyun 	ssize_t curlen;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	from += (unsigned long)map->virt;
334*4882a593Smuzhiyun 	if (bdipsw & 8) {
335*4882a593Smuzhiyun 		/* BOOT Mode: USER ROM1 / USER ROM2 */
336*4882a593Smuzhiyun 		shift = bdipsw & 3;
337*4882a593Smuzhiyun 		while (len) {
338*4882a593Smuzhiyun 			curlen = min_t(unsigned long, len,
339*4882a593Smuzhiyun 				     0x400000 - (from & (0x400000 - 1)));
340*4882a593Smuzhiyun 			memcpy(to,
341*4882a593Smuzhiyun 			       (void *)((from & ~0xc00000) |
342*4882a593Smuzhiyun 					((((from >> 22) + shift) & 3) << 22)),
343*4882a593Smuzhiyun 			       curlen);
344*4882a593Smuzhiyun 			len -= curlen;
345*4882a593Smuzhiyun 			from += curlen;
346*4882a593Smuzhiyun 			to += curlen;
347*4882a593Smuzhiyun 		}
348*4882a593Smuzhiyun 		return;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
351*4882a593Smuzhiyun 	if (bdipsw == 0) {
352*4882a593Smuzhiyun 		/* BOOT Mode: Monitor ROM */
353*4882a593Smuzhiyun 		while (len) {
354*4882a593Smuzhiyun 			curlen = min_t(unsigned long, len,
355*4882a593Smuzhiyun 				     0x400000 - (from & (0x400000 - 1)));
356*4882a593Smuzhiyun 			memcpy(to, (void *)(from ^ 0x400000), curlen);
357*4882a593Smuzhiyun 			len -= curlen;
358*4882a593Smuzhiyun 			from += curlen;
359*4882a593Smuzhiyun 			to += curlen;
360*4882a593Smuzhiyun 		}
361*4882a593Smuzhiyun 		return;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun #endif
364*4882a593Smuzhiyun 	memcpy(to, (void *)from, len);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
rbtx4939_flash_map_init(struct map_info * map)367*4882a593Smuzhiyun static void rbtx4939_flash_map_init(struct map_info *map)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	map->read = rbtx4939_flash_read16;
370*4882a593Smuzhiyun 	map->write = rbtx4939_flash_write16;
371*4882a593Smuzhiyun 	map->copy_from = rbtx4939_flash_copy_from;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
rbtx4939_mtd_init(void)374*4882a593Smuzhiyun static void __init rbtx4939_mtd_init(void)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	static struct {
377*4882a593Smuzhiyun 		struct platform_device dev;
378*4882a593Smuzhiyun 		struct resource res;
379*4882a593Smuzhiyun 		struct rbtx4939_flash_data data;
380*4882a593Smuzhiyun 	} pdevs[4];
381*4882a593Smuzhiyun 	int i;
382*4882a593Smuzhiyun 	static char names[4][8];
383*4882a593Smuzhiyun 	static struct mtd_partition parts[4];
384*4882a593Smuzhiyun 	struct rbtx4939_flash_data *boot_pdata = &pdevs[0].data;
385*4882a593Smuzhiyun 	u8 bdipsw = readb(rbtx4939_bdipsw_addr) & 0x0f;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (bdipsw & 8) {
388*4882a593Smuzhiyun 		/* BOOT Mode: USER ROM1 / USER ROM2 */
389*4882a593Smuzhiyun 		boot_pdata->nr_parts = 4;
390*4882a593Smuzhiyun 		for (i = 0; i < boot_pdata->nr_parts; i++) {
391*4882a593Smuzhiyun 			sprintf(names[i], "img%d", 4 - i);
392*4882a593Smuzhiyun 			parts[i].name = names[i];
393*4882a593Smuzhiyun 			parts[i].size = 0x400000;
394*4882a593Smuzhiyun 			parts[i].offset = MTDPART_OFS_NXTBLK;
395*4882a593Smuzhiyun 		}
396*4882a593Smuzhiyun 	} else if (bdipsw == 0) {
397*4882a593Smuzhiyun 		/* BOOT Mode: Monitor ROM */
398*4882a593Smuzhiyun 		boot_pdata->nr_parts = 2;
399*4882a593Smuzhiyun 		strcpy(names[0], "big");
400*4882a593Smuzhiyun 		strcpy(names[1], "little");
401*4882a593Smuzhiyun 		for (i = 0; i < boot_pdata->nr_parts; i++) {
402*4882a593Smuzhiyun 			parts[i].name = names[i];
403*4882a593Smuzhiyun 			parts[i].size = 0x400000;
404*4882a593Smuzhiyun 			parts[i].offset = MTDPART_OFS_NXTBLK;
405*4882a593Smuzhiyun 		}
406*4882a593Smuzhiyun 	} else {
407*4882a593Smuzhiyun 		/* BOOT Mode: ROM Emulator */
408*4882a593Smuzhiyun 		boot_pdata->nr_parts = 2;
409*4882a593Smuzhiyun 		parts[0].name = "boot";
410*4882a593Smuzhiyun 		parts[0].offset = 0xc00000;
411*4882a593Smuzhiyun 		parts[0].size = 0x400000;
412*4882a593Smuzhiyun 		parts[1].name = "user";
413*4882a593Smuzhiyun 		parts[1].offset = 0;
414*4882a593Smuzhiyun 		parts[1].size = 0xc00000;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 	boot_pdata->parts = parts;
417*4882a593Smuzhiyun 	boot_pdata->map_init = rbtx4939_flash_map_init;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pdevs); i++) {
420*4882a593Smuzhiyun 		struct resource *r = &pdevs[i].res;
421*4882a593Smuzhiyun 		struct platform_device *dev = &pdevs[i].dev;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		r->start = 0x1f000000 - i * 0x1000000;
424*4882a593Smuzhiyun 		r->end = r->start + 0x1000000 - 1;
425*4882a593Smuzhiyun 		r->flags = IORESOURCE_MEM;
426*4882a593Smuzhiyun 		pdevs[i].data.width = 2;
427*4882a593Smuzhiyun 		dev->num_resources = 1;
428*4882a593Smuzhiyun 		dev->resource = r;
429*4882a593Smuzhiyun 		dev->id = i;
430*4882a593Smuzhiyun 		dev->name = "rbtx4939-flash";
431*4882a593Smuzhiyun 		dev->dev.platform_data = &pdevs[i].data;
432*4882a593Smuzhiyun 		platform_device_register(dev);
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun #else
rbtx4939_mtd_init(void)436*4882a593Smuzhiyun static void __init rbtx4939_mtd_init(void)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun 
rbtx4939_arch_init(void)441*4882a593Smuzhiyun static void __init rbtx4939_arch_init(void)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	rbtx4939_pci_setup();
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
rbtx4939_device_init(void)446*4882a593Smuzhiyun static void __init rbtx4939_device_init(void)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	unsigned long smc_addr = RBTX4939_ETHER_ADDR - IO_BASE;
449*4882a593Smuzhiyun 	struct resource smc_res[] = {
450*4882a593Smuzhiyun 		{
451*4882a593Smuzhiyun 			.start	= smc_addr,
452*4882a593Smuzhiyun 			.end	= smc_addr + 0x10 - 1,
453*4882a593Smuzhiyun 			.flags	= IORESOURCE_MEM,
454*4882a593Smuzhiyun 		}, {
455*4882a593Smuzhiyun 			.start	= RBTX4939_IRQ_ETHER,
456*4882a593Smuzhiyun 			/* override default irq flag defined in smc91x.h */
457*4882a593Smuzhiyun 			.flags	= IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
458*4882a593Smuzhiyun 		},
459*4882a593Smuzhiyun 	};
460*4882a593Smuzhiyun 	struct smc91x_platdata smc_pdata = {
461*4882a593Smuzhiyun 		.flags = SMC91X_USE_16BIT,
462*4882a593Smuzhiyun 	};
463*4882a593Smuzhiyun 	struct platform_device *pdev;
464*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_TC35815)
465*4882a593Smuzhiyun 	int i, j;
466*4882a593Smuzhiyun 	unsigned char ethaddr[2][6];
467*4882a593Smuzhiyun 	u8 bdipsw = readb(rbtx4939_bdipsw_addr) & 0x0f;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
470*4882a593Smuzhiyun 		unsigned long area = CKSEG1 + 0x1fff0000 + (i * 0x10);
471*4882a593Smuzhiyun 		if (bdipsw == 0)
472*4882a593Smuzhiyun 			memcpy(ethaddr[i], (void *)area, 6);
473*4882a593Smuzhiyun 		else {
474*4882a593Smuzhiyun 			u16 buf[3];
475*4882a593Smuzhiyun 			if (bdipsw & 8)
476*4882a593Smuzhiyun 				area -= 0x03000000;
477*4882a593Smuzhiyun 			else
478*4882a593Smuzhiyun 				area -= 0x01000000;
479*4882a593Smuzhiyun 			for (j = 0; j < 3; j++)
480*4882a593Smuzhiyun 				buf[j] = le16_to_cpup((u16 *)(area + j * 2));
481*4882a593Smuzhiyun 			memcpy(ethaddr[i], buf, 6);
482*4882a593Smuzhiyun 		}
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 	tx4939_ethaddr_init(ethaddr[0], ethaddr[1]);
485*4882a593Smuzhiyun #endif
486*4882a593Smuzhiyun 	pdev = platform_device_alloc("smc91x", -1);
487*4882a593Smuzhiyun 	if (!pdev ||
488*4882a593Smuzhiyun 	    platform_device_add_resources(pdev, smc_res, ARRAY_SIZE(smc_res)) ||
489*4882a593Smuzhiyun 	    platform_device_add_data(pdev, &smc_pdata, sizeof(smc_pdata)) ||
490*4882a593Smuzhiyun 	    platform_device_add(pdev))
491*4882a593Smuzhiyun 		platform_device_put(pdev);
492*4882a593Smuzhiyun 	rbtx4939_mtd_init();
493*4882a593Smuzhiyun 	/* TC58DVM82A1FT: tDH=10ns, tWP=tRP=tREADID=35ns */
494*4882a593Smuzhiyun 	tx4939_ndfmc_init(10, 35,
495*4882a593Smuzhiyun 			  (1 << 1) | (1 << 2),
496*4882a593Smuzhiyun 			  (1 << 2)); /* ch1:8bit, ch2:16bit */
497*4882a593Smuzhiyun 	rbtx4939_led_setup();
498*4882a593Smuzhiyun 	tx4939_wdt_init();
499*4882a593Smuzhiyun 	tx4939_ata_init();
500*4882a593Smuzhiyun 	tx4939_rtc_init();
501*4882a593Smuzhiyun 	tx4939_dmac_init(0, 2);
502*4882a593Smuzhiyun 	tx4939_aclc_init();
503*4882a593Smuzhiyun 	platform_device_register_simple("txx9aclc-generic", -1, NULL, 0);
504*4882a593Smuzhiyun 	tx4939_sramc_init();
505*4882a593Smuzhiyun 	tx4939_rng_init();
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
rbtx4939_setup(void)508*4882a593Smuzhiyun static void __init rbtx4939_setup(void)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	int i;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	rbtx4939_ebusc_setup();
513*4882a593Smuzhiyun 	/* always enable ATA0 */
514*4882a593Smuzhiyun 	txx9_set64(&tx4939_ccfgptr->pcfg, TX4939_PCFG_ATA0MODE);
515*4882a593Smuzhiyun 	if (txx9_master_clock == 0)
516*4882a593Smuzhiyun 		txx9_master_clock = 20000000;
517*4882a593Smuzhiyun 	tx4939_setup();
518*4882a593Smuzhiyun 	rbtx4939_update_ioc_pen();
519*4882a593Smuzhiyun #ifdef HAVE_RBTX4939_IOSWAB
520*4882a593Smuzhiyun 	ioswabw = rbtx4939_ioswabw;
521*4882a593Smuzhiyun 	__mem_ioswabw = rbtx4939_mem_ioswabw;
522*4882a593Smuzhiyun #endif
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	_machine_restart = rbtx4939_machine_restart;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	txx9_7segled_init(RBTX4939_MAX_7SEGLEDS, rbtx4939_7segled_putc);
527*4882a593Smuzhiyun 	for (i = 0; i < RBTX4939_MAX_7SEGLEDS; i++)
528*4882a593Smuzhiyun 		txx9_7segled_putc(i, '-');
529*4882a593Smuzhiyun 	pr_info("RBTX4939 (Rev %02x) --- FPGA(Rev %02x) DIPSW:%02x,%02x\n",
530*4882a593Smuzhiyun 		readb(rbtx4939_board_rev_addr), readb(rbtx4939_ioc_rev_addr),
531*4882a593Smuzhiyun 		readb(rbtx4939_udipsw_addr), readb(rbtx4939_bdipsw_addr));
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #ifdef CONFIG_PCI
534*4882a593Smuzhiyun 	txx9_alloc_pci_controller(&txx9_primary_pcic, 0, 0, 0, 0);
535*4882a593Smuzhiyun 	txx9_board_pcibios_setup = tx4927_pcibios_setup;
536*4882a593Smuzhiyun #else
537*4882a593Smuzhiyun 	set_io_port_base(RBTX4939_ETHER_BASE);
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	tx4939_sio_init(TX4939_SCLK0(txx9_master_clock), 0);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun struct txx9_board_vec rbtx4939_vec __initdata = {
544*4882a593Smuzhiyun 	.system = "Toshiba RBTX4939",
545*4882a593Smuzhiyun 	.prom_init = rbtx4939_prom_init,
546*4882a593Smuzhiyun 	.mem_setup = rbtx4939_setup,
547*4882a593Smuzhiyun 	.irq_setup = rbtx4939_irq_setup,
548*4882a593Smuzhiyun 	.time_init = rbtx4939_time_init,
549*4882a593Smuzhiyun 	.device_init = rbtx4939_device_init,
550*4882a593Smuzhiyun 	.arch_init = rbtx4939_arch_init,
551*4882a593Smuzhiyun #ifdef CONFIG_PCI
552*4882a593Smuzhiyun 	.pci_map_irq = tx4939_pci_map_irq,
553*4882a593Smuzhiyun #endif
554*4882a593Smuzhiyun };
555