1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify it
3*4882a593Smuzhiyun * under the terms of the GNU General Public License as published by the
4*4882a593Smuzhiyun * Free Software Foundation; either version 2 of the License, or (at your
5*4882a593Smuzhiyun * option) any later version.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
8*4882a593Smuzhiyun * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
9*4882a593Smuzhiyun * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
10*4882a593Smuzhiyun * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
11*4882a593Smuzhiyun * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
12*4882a593Smuzhiyun * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
13*4882a593Smuzhiyun * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
14*4882a593Smuzhiyun * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
15*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
16*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * You should have received a copy of the GNU General Public License along
19*4882a593Smuzhiyun * with this program; if not, write to the Free Software Foundation, Inc.,
20*4882a593Smuzhiyun * 675 Mass Ave, Cambridge, MA 02139, USA.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Copyright 2001 MontaVista Software Inc.
23*4882a593Smuzhiyun * Author: MontaVista Software, Inc.
24*4882a593Smuzhiyun * ahennessy@mvista.com
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * Copyright (C) 2000-2001 Toshiba Corporation
27*4882a593Smuzhiyun * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/init.h>
31*4882a593Smuzhiyun #include <linux/kernel.h>
32*4882a593Smuzhiyun #include <linux/types.h>
33*4882a593Smuzhiyun #include <linux/ioport.h>
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <linux/platform_device.h>
36*4882a593Smuzhiyun #include <linux/gpio.h>
37*4882a593Smuzhiyun #include <asm/reboot.h>
38*4882a593Smuzhiyun #include <asm/txx9pio.h>
39*4882a593Smuzhiyun #include <asm/txx9/generic.h>
40*4882a593Smuzhiyun #include <asm/txx9/pci.h>
41*4882a593Smuzhiyun #include <asm/txx9/jmr3927.h>
42*4882a593Smuzhiyun #include <asm/mipsregs.h>
43*4882a593Smuzhiyun
jmr3927_machine_restart(char * command)44*4882a593Smuzhiyun static void jmr3927_machine_restart(char *command)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun local_irq_disable();
47*4882a593Smuzhiyun #if 1 /* Resetting PCI bus */
48*4882a593Smuzhiyun jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
49*4882a593Smuzhiyun jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
50*4882a593Smuzhiyun (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
51*4882a593Smuzhiyun mdelay(1);
52*4882a593Smuzhiyun jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
55*4882a593Smuzhiyun /* fallback */
56*4882a593Smuzhiyun (*_machine_halt)();
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
jmr3927_time_init(void)59*4882a593Smuzhiyun static void __init jmr3927_time_init(void)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun tx3927_time_init(0, 1);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define DO_WRITE_THROUGH
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun static void jmr3927_board_init(void);
67*4882a593Smuzhiyun
jmr3927_mem_setup(void)68*4882a593Smuzhiyun static void __init jmr3927_mem_setup(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun _machine_restart = jmr3927_machine_restart;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* cache setup */
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun unsigned int conf;
77*4882a593Smuzhiyun #ifdef DO_WRITE_THROUGH
78*4882a593Smuzhiyun int mips_config_cwfon = 0;
79*4882a593Smuzhiyun int mips_config_wbon = 0;
80*4882a593Smuzhiyun #else
81*4882a593Smuzhiyun int mips_config_cwfon = 1;
82*4882a593Smuzhiyun int mips_config_wbon = 1;
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun conf = read_c0_conf();
86*4882a593Smuzhiyun conf &= ~(TX39_CONF_WBON | TX39_CONF_CWFON);
87*4882a593Smuzhiyun conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
88*4882a593Smuzhiyun conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun write_c0_conf(conf);
91*4882a593Smuzhiyun write_c0_cache(0);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* initialize board */
95*4882a593Smuzhiyun jmr3927_board_init();
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun tx3927_sio_init(0, 1 << 1); /* ch1: noCTS */
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
jmr3927_pci_setup(void)100*4882a593Smuzhiyun static void __init jmr3927_pci_setup(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun #ifdef CONFIG_PCI
103*4882a593Smuzhiyun int extarb = !(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB);
104*4882a593Smuzhiyun struct pci_controller *c;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun c = txx9_alloc_pci_controller(&txx9_primary_pcic,
107*4882a593Smuzhiyun JMR3927_PCIMEM, JMR3927_PCIMEM_SIZE,
108*4882a593Smuzhiyun JMR3927_PCIIO, JMR3927_PCIIO_SIZE);
109*4882a593Smuzhiyun register_pci_controller(c);
110*4882a593Smuzhiyun if (!extarb) {
111*4882a593Smuzhiyun /* Reset PCI Bus */
112*4882a593Smuzhiyun jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
113*4882a593Smuzhiyun udelay(100);
114*4882a593Smuzhiyun jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
115*4882a593Smuzhiyun JMR3927_IOC_RESET_ADDR);
116*4882a593Smuzhiyun udelay(100);
117*4882a593Smuzhiyun jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun tx3927_pcic_setup(c, JMR3927_SDRAM_SIZE, extarb);
120*4882a593Smuzhiyun tx3927_setup_pcierr_irq();
121*4882a593Smuzhiyun #endif /* CONFIG_PCI */
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
jmr3927_board_init(void)124*4882a593Smuzhiyun static void __init jmr3927_board_init(void)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun txx9_cpu_clock = JMR3927_CORECLK;
127*4882a593Smuzhiyun /* SDRAMC are configured by PROM */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* ROMC */
130*4882a593Smuzhiyun tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
131*4882a593Smuzhiyun tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
132*4882a593Smuzhiyun tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
133*4882a593Smuzhiyun tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* Pin selection */
136*4882a593Smuzhiyun tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
137*4882a593Smuzhiyun tx3927_ccfgptr->pcfg |=
138*4882a593Smuzhiyun TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
139*4882a593Smuzhiyun (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun tx3927_setup();
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* PIO[15:12] connected to LEDs */
144*4882a593Smuzhiyun __raw_writel(0x0000f000, &tx3927_pioptr->dir);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun jmr3927_pci_setup();
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* SIO0 DTR on */
149*4882a593Smuzhiyun jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun jmr3927_led_set(0);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun pr_info("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
154*4882a593Smuzhiyun jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
155*4882a593Smuzhiyun jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
156*4882a593Smuzhiyun jmr3927_dipsw1(), jmr3927_dipsw2(),
157*4882a593Smuzhiyun jmr3927_dipsw3(), jmr3927_dipsw4());
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* This trick makes rtc-ds1742 driver usable as is. */
jmr3927_swizzle_addr_b(unsigned long port)161*4882a593Smuzhiyun static unsigned long jmr3927_swizzle_addr_b(unsigned long port)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun if ((port & 0xffff0000) != JMR3927_IOC_NVRAMB_ADDR)
164*4882a593Smuzhiyun return port;
165*4882a593Smuzhiyun port = (port & 0xffff0000) | (port & 0x7fff << 1);
166*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
167*4882a593Smuzhiyun return port;
168*4882a593Smuzhiyun #else
169*4882a593Smuzhiyun return port | 1;
170*4882a593Smuzhiyun #endif
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
jmr3927_rtc_init(void)173*4882a593Smuzhiyun static void __init jmr3927_rtc_init(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun static struct resource __initdata res = {
176*4882a593Smuzhiyun .start = JMR3927_IOC_NVRAMB_ADDR - IO_BASE,
177*4882a593Smuzhiyun .end = JMR3927_IOC_NVRAMB_ADDR - IO_BASE + 0x800 - 1,
178*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun platform_device_register_simple("rtc-ds1742", -1, &res, 1);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
jmr3927_mtd_init(void)183*4882a593Smuzhiyun static void __init jmr3927_mtd_init(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int i;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun for (i = 0; i < 2; i++)
188*4882a593Smuzhiyun tx3927_mtd_init(i);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
jmr3927_device_init(void)191*4882a593Smuzhiyun static void __init jmr3927_device_init(void)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun unsigned long iocled_base = JMR3927_IOC_LED_ADDR - IO_BASE;
194*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
195*4882a593Smuzhiyun iocled_base |= 1;
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun __swizzle_addr_b = jmr3927_swizzle_addr_b;
198*4882a593Smuzhiyun jmr3927_rtc_init();
199*4882a593Smuzhiyun tx3927_wdt_init();
200*4882a593Smuzhiyun jmr3927_mtd_init();
201*4882a593Smuzhiyun txx9_iocled_init(iocled_base, -1, 8, 1, "green", NULL);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
jmr3927_arch_init(void)204*4882a593Smuzhiyun static void __init jmr3927_arch_init(void)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun txx9_gpio_init(TX3927_PIO_REG, 0, 16);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun gpio_request(11, "dipsw1");
209*4882a593Smuzhiyun gpio_request(10, "dipsw2");
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun struct txx9_board_vec jmr3927_vec __initdata = {
213*4882a593Smuzhiyun .system = "Toshiba JMR_TX3927",
214*4882a593Smuzhiyun .prom_init = jmr3927_prom_init,
215*4882a593Smuzhiyun .mem_setup = jmr3927_mem_setup,
216*4882a593Smuzhiyun .irq_setup = jmr3927_irq_setup,
217*4882a593Smuzhiyun .time_init = jmr3927_time_init,
218*4882a593Smuzhiyun .device_init = jmr3927_device_init,
219*4882a593Smuzhiyun .arch_init = jmr3927_arch_init,
220*4882a593Smuzhiyun #ifdef CONFIG_PCI
221*4882a593Smuzhiyun .pci_map_irq = jmr3927_pci_map_irq,
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun };
224